Khaled A. Mahafzah, M.Sc.

# Design Considerations to Improve the Efficiency of an AC-AC Converter at Low Partial Load 

## DOCTORAL THESIS

to achieve the university degree of
Doktor der technischen Wissenschaften submitted to

Graz University of Technology

Supervisor
Univ.-Prof. Dr.-Ing. Annette Mütze
Electric Drives and Machines Institute, Graz University of Technology

External Examiner
Prof. Dr.-Ing. Mario Pacas
Institute for Power Electronics and Electrical Drives, University of Siegen,
Germany

## AFFIDAVIT

I declare that I have authored this thesis independently, that I have not used other than the declared sources/resources, and that I have explicitly indicated all material which has been quoted either literally or by content from the source used. The text document uploaded to TUGRAZonline is identical to the present doctoral thesis.

Khaled A. Mahafzah, M.Sc.

Signature
Date

## Contents

Statutory declaration ..... iii
Zusammenfassung-in German ..... xi
Abstract ..... xi
Acknowledgements ..... xiii
1 Thesis Structure and Outline ..... 1
1.1 Introduction ..... 1
1.2 Thesis Structure ..... 2
1.3 The Intention of Testing an Inverter's Single-Leg Prototype ..... 5
1.4 Loss Measurement: Power Analyzer vs Calorimeter ..... 6
1.5 Load Characteristics ..... 6
1.6 New Contributions in this Thesis ..... 7
1.7 List of Publications ..... 8
2 Hard Switching Inverter Loss Analysis ..... 9
2.1 Introduction ..... 9
2.2 HSI Loss Analysis ..... 11
2.2.1 Conduction Losses ..... 12
2.2.2 Switching Losses ..... 14
Switching Losses of the MOSFETs ..... 14
Switching Losses of the IGBTs ..... 19
2.2.3 Gate Drive Losses ..... 19
3 Soft Switching Inverter Loss Analysis ..... 21
3.1 Introduction ..... 21
3.2 ARCPI Operating Sequences ..... 25
3.3 ARCPI Loss Analysis ..... 35
4 Power Factor Correction Circuit Loss Analysis ..... 39
4.1 Introduction ..... 39
4.2 "The Proposed Converter" ..... 42
4.2.1 Operation Modes: Positive Half Cycle of the Line Voltage ..... 42
When $V_{\text {ac }}<V_{\mathrm{b}}$ ..... 42
When $V_{\mathrm{ac}}>V_{\mathrm{b}}$ ..... 43
When $V_{\mathrm{ac}}<V_{\mathrm{b}}$ ..... 44
4.2.2 Operation Modes: Negative Half Cycle of the Line Voltage ..... 44
4.3 Design Procedures and Analysis ..... 45
4.3.1 Analysis of AC Line Voltage and Current ..... 45
4.3.2 Power Factor and Harmonics Analysis ..... 49
4.4 PFC Loss Analysis ..... 51
4.4.1 Conduction Losses ..... 51
4.4.2 Switching Losses ..... 53
4.4.3 Gate Drive Losses ..... 54
4.4.4 Total Losses ..... 54
4.5 Control Requirements ..... 55
4.5.1 Control of the Conventional Buck PFC ..... 55
4.5.2 Control of the Proposed PFC ..... 57
5 Efficiency Enhancement ..... 59
5.1 Efficiency Enhancement of HSI Topology ..... 59
5.1.1 Conduction and Switching Losses ..... 59
5.1.2 Dead Time Optimization ..... 61
Turn on Dead Time of the Operating Switch ..... 61
Turn on Dead Time of the Synchronous Switch ..... 63
Optimizing Turn on Dead Times of both Switches ..... 65
5.1.3 Gate Drive Losses ..... 66
5.1.4 The Resonant Gate Drive (RGD) ..... 66
5.2 Efficiency Enhancement of ARCPI Topology ..... 68
5.2.1 Option 1: New Control Sequence ..... 68
5.2.2 Option 2: Skipping one of the Auxiliary Pulses ..... 69
5.2.3 Option 3: Adjusting the Boost Current ..... 70
5.2.4 Option 4: The RGD ..... 71
5.3 Efficiency Enhancement of PFC Topology ..... 71
5.3.1 An Improved Critical Conduction Mode with Constant On Time ..... 72
5.3.2 Adding Additional Signal to the Constant On Time ..... 74
6 Test Setup and Results Validation ..... 77
6.1 Hard Switching Inverter ..... 77
6.1.1 Test Circuit, Setup and Methods ..... 77
6.1.2 Experimental Results: Hard Switching Inverter ..... 79
Single Leg Prototype - Low Voltage MOSFET ..... 79
Single Leg Prototype - High Voltage MOSFET ..... 82
6.1.3 Gate Drive Loss Measurements: Hard Switching Inverter ..... 86
6.1.4 Discussion: Hard Switching Inverter ..... 87
Effect of the Load Capacitance "Parasitic Capacitance" ..... 87
Effect of the Dead Time Optimization ..... 88
Effect of the RGD ..... 89
6.2 ARCPI ..... 89
6.2.1 Test Circuit, Setup and Methods ..... 89
6.2.2 Experimental Results: Soft Switching Inverter ..... 90
Waveform Analysis ..... 90
Losses Measurements ..... 92
Effect of the RGD ..... 94
6.2.3 Gate Drive Loss Measurements: Soft Switching Inverter ..... 94
6.2.4 Discussion: Soft Switching Inverter ..... 95
6.3 Power Factor Correction Circuit ..... 97
6.3.1 Test Circuit, Setup and Methods ..... 97
6.3.2 Experimental Results ..... 97
DC Test ..... 97
AC Test ..... 103
6.3.3 Discussion: PFC ..... 104
7 Component Selection of the AC-AC Converter ..... 107
7.1 Selection of Load Voltage and Current ..... 107
7.2 Component Selection of Individual Circuits ..... 108
7.2.1 HSI-leg ..... 108
7.2.2 ARCP ..... 112
7.2.3 Comparison between HSI and ARCPI ..... 115
7.2.4 Selection of MOSFET Technology ..... 116
7.2.5 The Conventional PFC ..... 117
7.2.6 The Proposed PFC ..... 121
8 Discussion, Conclusions and Future Work ..... 123
8.1 Introduction ..... 123
8.2 AC-DC Converter Stage ..... 124
8.3 DC-AC Inverter Stage ..... 125
8.3.1 HSI ..... 125
8.3.2 ARCPI ..... 126
8.4 Component Selection ..... 126
8.5 Component Count and Cost for the Individual Stage ..... 127
8.6 Future Work and Suggestions ..... 128
Bibliography ..... 130
List of Abbreviations ..... 141
Appendices ..... 143
A MATLAB Code for Loss Computation - Proposed PFC ..... 145
B MATLAB Code for Loss Computation - Conventional PFC ..... 157
C MATLAB Code for Loss Computation - HSI ..... 167
D MATLAB Code for Loss Computation - ARCPI ..... 175

## Zusammenfassung

DC-AC Wechselrichter haben eine breite Palette von Anwendungen in der Industrie gefunden, mit sehr breiten Leistungsbereichen der Lasten. Der Wirkungsgrad dieser Wechselrichter ist für viele Anwendungen ein wichtiger Punkt geworden. Typischerweise werden drei Arten von Verlusten unterschieden: Leitungs-, Schaltund Ansteuerungsverluste.

Diese Arbeit vergleicht die Leistung der konventionellen dreiphasigen Wechselrichter mit Pulsweitenmodulation (PWM) für Hart schaltend und weich schaltend unter sehr schwacher Last (7 W, 150 mA -Peak, 50 V-Peak). Ein Auxiliary Resonant Commutated Pole Inverter (ARCPI) wurde als Soft switching Topologie f'r diese Arbeit ausgewählt.

Um die Gesamtverluste in jedem Wechselrichter zu berechnen, werden analytische Methoden verwendet. Verschiedene Arten von MOSFETs und IGBTs werden untersucht, um das Optimum für diese Anwendung zu finden. Weiters werden Optionen zur Verbesserung des Wirkungsgrades dieser Wechselrichter gezeigt. Nach Auswahl der passenden Wechselrichtertopologie mit den jeweiligen Halbleiterschaltern wird für diese Anordnung die optimale Zwi-schenkreisspannung gewählt. Dann wird eine Schaltung zur Leistungsfaktorkorrektur (PFC) entworfen, um die Oberschwingungen und die Welligkeit des Eingangswechselstroms zu reduzieren.

Dann werden Möglichkeiten zur Verbesserung des Wirkungsgrades der gesamten Schaltung eingeführt. Mit den entwickelten Algorithmen fr die Berechnung der Verluste des dreiphasigen Wechselrichters und der PFC-Eingangsstufe wird eine Gesamtoptimierung durchgefhrt.

## Acknowledgements

I would like to express my special appreciation and thanks to Dr. Klaus Krishan for being a tremendous mentor for me while conducting my research for ECO-COOL project, a research project funded by FFG (Austrian Research Promotion Agency), and for allowing me to grow as a research scientist.

I would also like to thank Prof. Annette Mütze for being a wonderful supervisor for me during my Ph.D. research. Your advice for research has been priceless.

I would also like to thank my committee members, Professor Annette Muetze, Professor Mario Pacas for serving as my committee members even at hardship. I also want to thank them for letting my defense be an enjoyable moment, and for their brilliant comments and suggestions.

I would especially like to thank all the people at the Electrical Drives and Machines Institute (EAM) at TU Graz. All of you have been there to support me when I collected data for my Ph.D. thesis.

A special thanks to my family. Words cannot express how grateful I am to my father, mother, brother and sisters for all of the sacrifices that you have made on my behalf. Their prayer have sustained me thus far. I would also like to thank all of my friends who supported me in writing, and incentivized me to strive towards my goal.

Finally, I would like express appreciation to my beloved wife, Saja Al-Issa, who spent sleepless nights with me and was always my support during the moments when there was no one to answer my queries.

To my father and mother who taught me to always do my best; your reputation is worth more than a quick profit ...

To my brother and sisters for their infinite love and support...

To my beloved wife Saja for being in my life...
I love you all

## Chapter 1

## Thesis Structure and Outline

### 1.1 Introduction

DC-AC converters have found a wide range of applications within the industry, with wide power ranges of the loads. The energy conversion efficiency of these converters has become aa important point for many applications. Typically, three types of losses are distinguished between: conduction, switching and gate drive or control losses.

This study compares the performance of conventionally controlled Pulse Width Modulation (PWM) three phase Hard and Soft Switching Inverters under very light load ( $7 \mathrm{~W}, 150 \mathrm{~mA}$-peak, 50 V -peak). An Auxiliary Resonant Pole Inverter (ARCPI) was selected as soft switching topology for this study.

Analytic methods are used to calculate the total loss in each inverter. Both types of MOSFETs and IGBTs were investigated to select the best fit for this application. Then, options to enhance and improve the efficiency of these inverters are introduced. After selecting the best fit inverter's switching topology with main components of the circuit and the optimized DC link voltage, Power Factor Correction Circuit (PFC) was designed in order to reduce the harmonics and the ripple of the line currents.

Next, the options to improve the efficiency of the overall circuit are introduced. Using the developed algorithms for computing losses of the three phase inverter
and the PFC input stage, an overall optimization was carried out.

### 1.2 Thesis Structure

This thesis contains seven chapters. The structure of this thesis is summarized as follows:

Chapter 1 Thesis Structure and Outline introduces the thesis structure and briefly gives a general overview of each chapter.

Chapter 2 Hard Switching Inverter Loss Analysis studies the performance of a three phase Hard Switching Inverter (HSI) for low power applications. The total losses of the inverter are computed using analytic methods for different power transistors. While the switching losses of the MOSFETs are computed in the literature in detail, further improvements in the calculation are discussed, resulting in an optimized single phase inverter prototype. The standard hard switching approach is used.

Chapter 3 Soft Switching Inverter Loss Analysis studies the performance of a three phase Soft Switching Inverter under extremely light load conditions. An Auxiliary Resonant Commutated Pole Inverter (ARCPI) has been selected as soft switching topology for this study. An analytic approach is used to compute the losses in this inverter. Finally, the main circuit component (main switches, auxiliary switches and resonant inductor) selection guideline is discussed and presented.

Chapter 4 Power Factor Correction Circuit Loss Analysis: this thesis proposes a new single-phase hybrid bridge-less step down PFC converter. Targeting high energy conversion efficiency, the individual loss components are computed. The proposed PFC is operated under Critical Conduction Mode (CRM) with Constant On Time (COT). This control method reduces the losses caused by the body diode reverse recovery charge of the synchronous switch.

Chapter 5 Efficiency Enhancement introduces the investigated options to enhance the efficiency of all presented topologies which are discussed in detail as follows:

- Hard Switching Inverter. Two suggestions to improve the inverter efficiency are discussed: First, the effect of optimizing the turn on dead time of both switches, the operating and synchronous switches, on the total losses is studied. Second, the potential of gate drive loss reduction using a Resonant Gate Drive (RGD) is investigated.
- Soft Switching Inverter. Several options for enhancing the efficiency of this inverter are discussed. First, this study suggests reducing the losses in the commutation circuit by optimizing the time instants of turning on/off of the auxiliary switches. Second, the loss reduction in the commutation circuit due to skipping one of the auxiliary pulses per switching cycle is presented. Third, this study discusses the losses reduction due to adjusting the boost current according to the load current value. Finally, the potential of using a Resonant Gate Drive (RGD) is investigated to reduce the gate drive losses of the switches.
- Power Factor Correction Circuit. A detail analysis for operating sequences, loss analysis and control requirements are presented. The comparison between the proposed converter and the conventional buck PFC has been carried out. Both converters operate under Boundary Conduction Mode (BCM) or Critical Conduction Mode (CRM). An improved Critical Conduction Mode with Constant On Time has been proposed in order to reduce the switching losses of the PFC.

Chapter 6 Test Setup and Results Validation discusses the test setup and the methods for loss measurements in the following structure:

- Hard switching prototype: The single leg of the three phase inverter is built for results validations. Two prototypes are tested to validate the computations: The first is a single leg prototype using low blocking voltage MOSFETs. The second is a single leg prototype using high blocking voltage MOSFETs. The method for distinguishing between the conduction losses and the switching losses is presented. The effect of the RGD on the total losses is discussed by connecting this circuit to the gate source of the lower switch and checking the results.
- Soft switching prototype: The single leg of the three phase inverter is built for test purposes. High voltage blocking voltage MOSFETs are used as main and auxiliary switches (homogeneous ARCP). Some discussions and waveforms analysis are presented. The losses of this prototype are measured and compared with the computed ones.
- Gate drive losses: Finally, two arrangements are prepared to measure the power saved by the use of RGD. In the case of a standard hard gate drive (including the external gate drive), the losses are compared to the losses in the case of resonant gate drive (including the resonant inductor) at a specific switching frequency. Additionally, the RGD prototype is connected to the hard and soft switching prototypes (connected to the gate source of the lower switch). Then, the conduction plus switching losses of the two inverter topologies are measured for both directions of the load current in order to check the influence of this circuit on conduction plus switching losses.
- Power Factor Correction Circuit prototype: A conventional Buck PFC is built to test the improved Critical Conduction Mode (CRM) with Constant On Time (COT) and to validate the results. The discussion of both DC
and AC measurements and waveforms analysis are presented. The loss measurements are discussed. The proposed step down PFC is left for future work.

Chapter 7 Component Selection of The AC-AC converter presents some tips and recommendations for component selection based based on both technical and economical criteria.

Chapter 8 Discussion, Conclusions and Future Works the conclusions of the work and possible future works are drawn in this chapter.

### 1.3 The Intention of Testing an Inverter's SingleLeg Prototype

The input power and the output power are both in the same range and the difference between them (the losses) is small in relation to the high-efficiency driving system. To minimize the error in the measurements in both input and output power, the output power is reduced as much as possible. Thus, the input power is in the same range as the output power and equal to the sum of the output power and the losses in the circuit. To realize this, the full bridge inverter is tested and operated under an extremely low difference in the duty cycles between the two legs, resulting in low output power; this setup is presented [C1]. The only drawback of the full bridge is the difficulty to set the difference in the duty cycles of the legs in order to keep the output power low. Thus, the full bridge is replaced by the inverter's single-leg as discussed herein. The single leg of the inverter is operated under the same load current.

### 1.4 Loss Measurement: Power Analyzer Versus Calorimeter

For loss measurements, the power analyzer (N5000) was used instead of a Calorimeter. The second method requires a long time to reach the thermal equilibrium of the total system; thus, instead of taking the measurement over the voltage range within a few minutes by using N 5000 , the same measurements will take a few hours using the calorimeter.

### 1.5 Load Characteristics

In this study, the load is designed for a home appliance application. The rated power of this load is 70 W with 260 V -peak and 310 mA -peak; but this rated power is required only a few times during the life of the application and is, thus, not relevant to the energy consumption. Most of the time, the load operates at partial load, i.e., 7 W , which is $10 \%$ of the thermally maximum permissible power. Operating the inverter under partial load conditions, as an alternative to designing an inverter for low load only and providing overload capabilities, both increases its lifetime and allows the component count to be kept at a minimum, hence, reducing its cost and size.

It should be noticed that, there is an extremely wide range efficiency of the driving systems these days. A wide range of load conditions is also available, depending on the application. However, the load in this Ph.D. thesis is lower than that found in the literature. Hence, dealing with this light load itself is one of the novelties of this thesis in addition to the discussed options to enhance the efficiency in the thesis.

### 1.6 New Contributions in this Thesis

The following contributions are made:

- The driving system is designed for an extremely light load application. See Section 1.5.
- The loss computations of the hard switching inverter are reviewed in detail both for MOSFETs and IGBTs. The computations of the switching losses of MOSFETs have been improved. The potential of applying two suggestions to improve the efficiency of such an inverter is investigated. First, the effect of optimizing the turn on dead time of both switches, the operating and synchronous switches, on the total losses is studied. Second, the potential of gate drive losses reduction by using a Resonant Gate Drive (RGD) is investigated.
- Several options for improving the efficiency of the Auxiliary Resonant Commutated Pole Inverter (ARCPI) are proposed. First, this study suggests the reduction of losses in the commutation circuit by optimizing the time instants of the turning on/off of the auxiliary switches. Second, the loss reduction in the commutation circuit due to skipping one of the auxiliary pulses per switching cycle is presented. Third, this study discusses the losses reduction due to adjusting the boost current according to the load current value. Finally, the potential of using a Resonant Gate Drive (RGD) is investigated to reduce the gate drive losses of the switches.
- A new single-phase hybrid step-down PFC converter is proposed. The proposed PFC is forced to operate under Critical Conduction Mode (CRM) with Constant On Time (COT) in order to reduce the switching loss. Moreover, this operating method has been improved by keeping the synchronous switch conduct a bit longer than it should be. In standard CRM, the synchronous
switch is gated off when the inductor current hits zero. In an improved CRM with COT, the synchronous switch keeps conducting for longer than it does in the standard CRM. Allowing the inductor current decreases to boost value and stores some energy in the inductor. At this instant the aynchronous switch is gated off and the resonance between the inductor and the non-linear capacitance starts. At the end of the resonance period, the operating switch is gated on under ZVS. Furthermore, an additional signal has been added to the constant conduction time ( $T_{\text {on }}$ ), further improving the Power Factor (PF) and reducing the total harmonics distortion (THD) of the line power.
- The performances of the three circuits have been experimentally validated.


### 1.7 List of Publications

The work presented in this thesis has resulted in the following conference publications:
[C1] K. A. Mahafzah, K. Krischan and A. Muetze, "Efficiency Enhancement of a Three Phase Hard Switching Inverter Under Light Load Conditions", IECON 2016, pp. 3372-3377, October 2016.
[C2] K. A. Mahafzah, K. Krischan and A. Muetze, "Efficiency Enhancement of a Three Phase Soft Switching Inverter Under Light Load Conditions", IECON 2016, pp. 3378-3383, October 2016.

## Chapter 2

## Hard Switching Inverter Loss Analysis

### 2.1 Introduction

DC - AC converters have found many different applications in the industry with a wide range of loads. Often, the energy conversion efficiency of these converters has become a key point. Typically, three types of losses are distinguished between: conduction, switching and gate drive or control losses [1]. A well-known and established topology, conventional Pulse Width Modulation controlled three phase Hard Switching Inverter (HSI), used for extremely light load conditions is discussed in this study.

Many researchers have already studied HSIs intensively under different loads, showing the importance of the topology in their papers: In [2], the authors evaluated the circuit under small load by employing high voltage IGBTs which are used in mid power applications under a small load conditions of $10 \%$ to $20 \%$ of the inverter's nominal load. In [3], a three phase voltage source inverter, a PV grid-tie micro-inverter (with three different topologies of inverters) was studied and tested under low load. MOSFETs were used and the losses were calculated to compare the performances of the different topologies. In [4], a relatively high load of 4 kW was fed by hard and soft switching topologies to compare the efficiencies
between these two inverters. High voltage IGBTs were used for evaluation. Another comparison between hard and soft switching inverters for a load of 100 kVA was introduced in [5] in which $1200 \mathrm{~V}, 300 \mathrm{~A}$ IGBTs were selected.

In [6], the losses in the hard and soft switching inverters were estimated by developing a practical simulator. IGBTs were used in the topologies to feed a load of 5 kW . In [7], the authors evaluated and compared the switching losses and on state voltages of different high voltage ( $2.5-6.5 \mathrm{kV}$ ) IGBTs and 3.3 kV IEGTs at different conditions (voltages, currents and temperatures) for different topologies, e.g., hard switching and soft switching topologies. A $95 \%$ efficiency has been achieved at 5 kHz switching frequency.

While these studies discussed the HSIs for different load ranges using different switches, further research is needed to fill the gaps-e.g, extremely light load range with high overload capability, more detail in the losses computation and suggestions to improve the HSI efficiency-between this research and the previous works.

In this chapter, this type of inverter designed for extremely light load at $10 \%$ of its thermally rated power is investigated and optimized with a special focus on the very light load application. The efficiency of such an inverter needs to be carefully computed and discussed; hence, the different loss types are discussed in detail, and approaches for circuit optimization are investigated, thereby expanding the previous works.

First, the mathematical model of the losses is discussed in detail. Previous switching loss computations are improved for MOSFETs. Then, this mathematical model is used to compare the losses in case of using a conventional half bridge gate driver which introduces fixed delay time with the case of adjusting the delay times in both switching transitions (turn on the operating and synchronous switches). Taking advantage of this mathematical model, the best fit switch for this application is selected.

This inverter is designed for driving the load which has been described in Section 1.5. It should be noticed that, the inverter, optimized in such a way, needs to be able to drive the rated load continuously. The best fit switches of the inverter can drive the load at rated power. As the inverter is located in close proximity to the motor, no output filter is considered.


Figure 2.1: a) A three phase hard switching inverter, each phase contains the arrangement shown in part (b) of this figure. b) Single phase of a three phase hard switching inverter with some parasitic capacitances of the MOSFET. For each phase, a from (a) is connected to a (b).

### 2.2 HSI Loss Analysis

In this section, the computation of the loss components is explained. The losses are computed for a single leg of a three phase HSI, as shown in Figure 2.1a, because the three phase HSI is composed of three identical legs and operated with symmetrical load as shown in Figure 2.1b. As mentioned above, the losses in the HSI are divided into conduction losses, switching losses and gate drive losses.

The most relevant components of a single leg of a three phase HSI that are used in the next analysis are illustrated in Figure 2.1b. They comprise the DC link capacitor $\left(C_{\mathrm{dc}}\right)$ and the two power switches $\left(S_{1}\right.$ and $\left.S_{2}\right)$ (here, MOSFETs,
but these can also be replaced by IGBTs with internal or external anti-parallel diodes). Also, it shows the two most relevant parasitic capacitances ( $C_{\mathrm{gd}}, C_{\mathrm{oss}}$ ).

In the analysis, the following nomenclature is used for both types of switches (MOSFET and IGBT):

- $R_{\text {on }}$ denotes the on-state resistance for the MOSFETs ( $R_{\text {dson }}$ ) and the differential resistance for the IGBTs $\left(R_{\mathrm{ce}}\right) . R_{\mathrm{f}}, R_{\mathrm{L}}$ symbolize the differential resistance of the body diode and the internal DC resistance of the inductor, respectively.
- The voltage across the semiconductor device (diode or the channel of the switch) is symbolized by $V_{\mathrm{x}}$. It is a combination of the on voltage at zero current plus the multiplication of the differential resistance and the current $\left(I_{\mathrm{x}}\right)$ passing through the device. ( $V_{\mathrm{f}}+R_{\mathrm{f}} I_{\mathrm{x}}$ for diodes, $V_{\mathrm{ce}}+R_{\mathrm{ce}} I_{\mathrm{x}}$ for IGBTs and $0+R_{\text {dson }} I_{\mathrm{x}}$ for MOSFETs.)
- The current drawn by the load within $n^{\text {th }}$ switching cycle is denoted by $i_{o-n}$ and it is assumed to be constant during this switching cycle.
- The switching losses are not affected by the ripple in the load current, because the components of the switching losses that are influenced by the load current is much lower than the component that is influenced by the capacitances.

Due to the symmetry of $i_{\mathrm{o}}$ (sinusoidal load current), the energy losses are calculated for the positive half of the fundamental period, then, averaged over half of the fundamental period.

### 2.2.1 Conduction Losses

The conduction losses (on-state losses) are the losses caused by $R_{\mathrm{on}}, V_{\mathrm{on}}, V_{\mathrm{f}}, R_{\mathrm{f}}$ and $i_{\mathrm{o}}$. The energy dissipated in the operating switch for one load current direction,
e.g., positive load current, within one switching cycle $\left(T_{\mathrm{s}}\right)$ with duty cycle $\left(D_{\mathrm{n}}\right)$ in switching period number $n$ are given respectively by $[8,9]$ :

$$
\begin{equation*}
E_{\text {condS1-n }}=\left(V_{\mathrm{on} 1}+R_{\mathrm{on} 1} i_{\mathrm{on}}\right) i_{\mathrm{o}-\mathrm{n}} D_{\mathrm{n}} T_{\mathrm{s}} \tag{2.1}
\end{equation*}
$$

For low load current, the body diode will not conduct as long as ( $R_{\text {on }} i_{o-n}<$ $V_{\mathrm{f}}$ ) and the channel of the MOSFET is gated on. The conduction loss in the synchronous switch is given by:

$$
\begin{equation*}
E_{\mathrm{condS} 2-\mathrm{n}}=\left(V_{\mathrm{f} 2} I_{\mathrm{D} 2}+R_{\mathrm{f} 2} I_{\mathrm{D}}^{2}+V_{\mathrm{on} 2} I_{\mathrm{CH} 2}+R_{\mathrm{on} 2} I_{\mathrm{CH} 2}^{2}\right)\left(1-D_{\mathrm{n}}\right) T_{\mathrm{s}} \tag{2.2}
\end{equation*}
$$

where $I_{\mathrm{D} 2}$ is the current passes through the body diode, $I_{\mathrm{CH} 2}$ is the current passes through the channel of the synchronous switch. Assuming parallel conduction between the body diode and channel of the MOSFET, those currents are given by, respectively:

$$
\begin{align*}
I_{\mathrm{D} 2} & =\frac{R_{\mathrm{on} 2}\left(i_{\mathrm{o}-\mathrm{n}}+\Delta i_{\mathrm{on}}\right)-V_{\mathrm{f} 2}}{R_{\mathrm{on} 2}+R_{\mathrm{f} 2}}  \tag{2.3}\\
I_{\mathrm{CH} 2} & =\frac{V_{\mathrm{f} 2}+R_{\mathrm{f} 2}\left(i_{\mathrm{o} \mathrm{-n}}+\Delta i_{\mathrm{o}-\mathrm{n}}\right)}{R_{\mathrm{on} 2}+R_{\mathrm{f} 2}} \tag{2.4}
\end{align*}
$$

where $\Delta i_{\mathrm{o}-\mathrm{n}}$ is the ripple in the load current. The conduction losses are influenced by $\Delta i_{o}$ where the RMS ripple current is approximated by:

$$
\begin{equation*}
\Delta i_{\mathrm{o}-\mathrm{n}-\mathrm{rms}}=\frac{V_{\mathrm{dc}} D_{\mathrm{n}}\left(1-D_{\mathrm{n}}\right) T_{\mathrm{s}}}{\sqrt{12} L} \tag{2.5}
\end{equation*}
$$

where $L$ is the load inductance. (2.1) and (2.2) can be rewritten as:

$$
\begin{equation*}
E_{\text {condS1-n }}=\left(V_{\mathrm{on} 1} i_{\mathrm{on}}+R_{\mathrm{on} 1}\left(i_{\mathrm{o}-\mathrm{n}}^{2}+\Delta i_{\mathrm{on-n}}^{2}\right)\right) D_{\mathrm{n}} T_{\mathrm{s}} \tag{2.6}
\end{equation*}
$$

$$
E_{\text {condS2-n }}=\left\{\begin{array}{ll}
\left(V_{\mathrm{on} 2} i_{\mathrm{o}-\mathrm{n}}+R_{\mathrm{on} 2}\left(i_{\mathrm{o}-\mathrm{n}}^{2}+\Delta i_{\mathrm{o}-\mathrm{nrms}}^{2}\right)\right)\left(1-D_{\mathrm{n}}\right) T_{\mathrm{s}} & \text { CH. only }  \tag{2.7}\\
\left(V_{\mathrm{f} 2} i_{\mathrm{o}-\mathrm{n}}+R_{\mathrm{f} 2}\left(i_{\mathrm{on}}^{2}+\Delta i_{\mathrm{o}-\mathrm{n} \mathrm{rms}}^{2}\right)\left(1-D_{\mathrm{n}}\right) T_{\mathrm{s}}\right. & \text { BD. only }
\end{array}(2\right.
$$

The conduction losses are given by ( $N$ switching cycles per $0.5 / f_{\text {mod }}$ ) [10]:

$$
\begin{equation*}
P_{\text {cond }}=2 f_{\bmod } \sum_{n=1}^{N}\left(E_{\text {condS-n }}+E_{\text {condD-n }}\right) . \tag{2.8}
\end{equation*}
$$

### 2.2.2 Switching Losses

## Switching Losses of the MOSFETs

The switching losses in a power MOSFET depend on its transient behavior, i.e., its turn on $\left(T_{\text {on }}\right)$ and turn off $\left(T_{\text {off }}\right)$ times. The times are stated in the data sheet of power MOSFETs for specific nominal conditions (e.g., drain current, drain to source voltage, etc.), see Table 17 in [11] for an example. If the load changes, these times need to be scaled. So that:

$$
\begin{equation*}
T_{\text {on-new }}=t_{\text {ri-new }}+t_{\mathrm{fv}-\text { new }} \tag{2.9}
\end{equation*}
$$

where $t_{\text {ri-new }}$ denotes the scaled current rise time and $t_{\text {fv-new }}$ denotes the scaled voltage fall time at turn on. The general equation for calculating the nominal rise time $t_{\mathrm{rn}}$ (at nominal load current) is given by $[8,12-14]$ :

$$
\begin{align*}
t_{\mathrm{rn}} & =R_{\mathrm{g}} C_{\mathrm{iss}} \ln \left(\frac{V_{\mathrm{dr}}-V_{\mathrm{th}}}{V_{\mathrm{dr}}-V_{\mathrm{gp}}}\right)  \tag{2.10}\\
t_{\mathrm{ri} \mathrm{new}} & =\frac{t_{\mathrm{rn}}}{I_{\mathrm{n}}} i_{\mathrm{on}} \tag{2.11}
\end{align*}
$$

where (2.11) scales for the actual switch current, $R_{\mathrm{g}}$ is the total (internal plus external, if included) gate resistance, $C_{\text {iss }}$ is the input capacitance of one MOSFET, $V_{\mathrm{dr}}$ is the actual driving voltage applied to the gate, $V_{\mathrm{th}}$ is the threshold voltage, $V_{\mathrm{gp}}$ is the gate plateau voltage (dependence on $i_{\mathrm{o}}$ is neglected) and $I_{\mathrm{n}}$ is the nominal drain to source current.

For MOSFET [15], the computed $t_{\text {ri-new }}$ is 0.5 ns when the drain current is 150 mA , whereas, the computed nominal rise time is 12.2 ns when the drain current is 3.6 A . The new rise time is about $4.3 \%$ of the nominal rise time when the load current is $4.2 \%$ of the MOSFET's nominal current.

To calculate $t_{\mathrm{fv}-\mathrm{new}}$, the gate current during this time must be calculated [14]:

$$
\begin{equation*}
I_{\mathrm{gon}}=\frac{V_{\mathrm{dr}}-V_{\mathrm{gp}}}{R_{\mathrm{g}}} \tag{2.12}
\end{equation*}
$$

Then, the new voltage fall time at turn on is given by (based on [8]):

$$
\begin{equation*}
t_{\mathrm{fv}-\mathrm{new}}=\frac{Q_{\mathrm{gd}}\left(V_{\mathrm{dc}}\right)-Q_{\mathrm{gd}}\left(V_{\mathrm{dc}}\right)\left(R_{\mathrm{on}} i_{\mathrm{o}-\mathrm{n}}\right)}{I_{\mathrm{gon}}} \tag{2.13}
\end{equation*}
$$

where (2.13) scales for the actual driving voltage, $Q_{\mathrm{gd}}\left(V_{\mathrm{dc}}\right)$ denotes the accumulative gate-drain charge, which can be calculated by integrating the gate drain capacitance $C_{\mathrm{gd}}$ over $V_{\mathrm{dc}}[16-18]$, where:

$$
\begin{equation*}
Q_{\mathrm{gd}}\left(V_{\mathrm{dc}}\right)=\int_{0}^{V_{\mathrm{dc}}} C_{\mathrm{gd}}(v) d v \tag{2.14}
\end{equation*}
$$

The energy drawn from the dc-link due to the reverse recovery of the bottom MOSFET body diode is given by $[8,10]$ :

$$
\begin{equation*}
E_{\mathrm{onrr-n}}=Q_{\mathrm{rr}} \frac{i_{\mathrm{o}-\mathrm{n}}}{I_{\mathrm{n}}} V_{\mathrm{dc}} \tag{2.15}
\end{equation*}
$$

where $Q_{\mathrm{rr}}$ is the reverse recovery charge at nominal load current. This amount of energy is dissipated within the bottom MOSFET body diode and partly dissipated
in the upper MOSFET channel.
The energy drawn from the DC link voltage due to charging the output capacitance is estimated:

$$
\begin{equation*}
E_{\mathrm{oss}-\mathrm{n}}=Q_{\mathrm{oss}}\left(V_{\mathrm{dc}}\right) V_{\mathrm{dc}} \tag{2.16}
\end{equation*}
$$

where $Q_{\text {oss }}$ is the charge of the MOSFET's output capacitance ( $C_{\text {oss }}$ ). This charge can be estimated by integration of the output capacitance over the DC link voltage [14, 17, 18]:

$$
\begin{equation*}
Q_{\mathrm{oss}}\left(V_{\mathrm{dc}}\right)=\int_{0}^{V_{\mathrm{dc}}} C_{\mathrm{oss}}(v) d v \tag{2.17}
\end{equation*}
$$

This amount of energy is partly dissipated in the upper MOSFET channel and partly stored in the bottom MOSFET output capacitance (which is later dissipated during turn on of the bottom MOSFET). The same amount, as the latter part, is dissipated within the upper MOSFET as it discharges its output capacitance during the voltage fall time.

The switching on energy during the voltage fall time of the upper MOSFET caused by the output current can be calculated by integrating the power over $t_{\text {fv-new }}$, this is given by:

$$
\begin{equation*}
E_{\mathrm{onMv}-\mathrm{n}}=\int_{0}^{t_{\mathrm{fv}-\mathrm{new}-\mathrm{n}}} v_{\mathrm{ds}}(t) i_{\mathrm{o}-\mathrm{n}} d t \tag{2.18}
\end{equation*}
$$

where $v_{\mathrm{ds}}(t)$ is the drain source voltage of the switch and it is assumed that, this voltage is linearly increases over time.

Also, the switching on energy during the current rise time $t_{\text {ri-new }}$ of the upper MOSFET is given by (assuming constant voltage and linear current change):

$$
\begin{equation*}
E_{\mathrm{onMi-n}}=\frac{1}{2} V_{d c} i_{\mathrm{o-n}} t_{\mathrm{ri} \mathrm{new}-\mathrm{n}} \tag{2.19}
\end{equation*}
$$

Then, the energy losses dissipated within the half bridge at turn on of the upper MOSFET is given by:

$$
\begin{equation*}
E_{\text {onM-n }}=E_{\text {onMi-n }}+E_{\text {onMv-n }}+E_{\text {onrr-n }}+E_{\text {oss-n }}+E_{\text {add }} \tag{2.20}
\end{equation*}
$$

where $E_{\text {add }}$ is the energy losses caused by the parasitic capacitance of the load, which is discussed in Sections 6.1.1 and 6.1.4 in more detail. To estimate this charge the two pulse test has been applied to the circuit shown in Figure 2.1b and measure the drain currents of both switches. The difference between $S_{1}$ drain current and $S_{2}$ drain current gives the parasitic charge of the load.

The same procedure is followed to calculate the switching losses at turn off of the upper MOSFET:

$$
\begin{equation*}
T_{\text {off-new }}=t_{\mathrm{ff}-\text { new }}+t_{\mathrm{rv}-\text { new }} \tag{2.21}
\end{equation*}
$$

where $t_{\mathrm{fi} \text {-new }}$ denotes the scaled current fall time and $t_{\mathrm{rv}-\text { new }}$ denotes the scaled voltage rise time at turn off $[8,12-14]$. Then:

$$
\begin{align*}
t_{\mathrm{fn}} & =R_{\mathrm{g}} C_{\mathrm{iss}} \ln \frac{V_{\mathrm{gp}}}{V_{\mathrm{th}}}  \tag{2.22}\\
t_{\mathrm{fi} \mathrm{new}} & =\frac{t_{\mathrm{fn}}}{I_{\mathrm{n}}} i_{\mathrm{o}-\mathrm{n}} \tag{2.23}
\end{align*}
$$

where (2.23) scales for the actual switch current. The gate current during $t_{\mathrm{rv}-\mathrm{new}}$ is given by [14]:

$$
\begin{equation*}
I_{\mathrm{goff}}=\frac{V_{\mathrm{gp}}}{R_{\mathrm{g}}} \tag{2.24}
\end{equation*}
$$

The new voltage rise time at turn off (based on [8]) is:

$$
\begin{equation*}
t_{\mathrm{rv}-\mathrm{new}}=\frac{Q_{\mathrm{gd}}\left(V_{\mathrm{dc}}\right)-Q_{\mathrm{gd}}\left(V_{\mathrm{dc}}\right)\left(R_{\mathrm{on}} i_{\mathrm{o}-\mathrm{n}}\right)}{I_{\mathrm{goff}}} \tag{2.25}
\end{equation*}
$$

where $Q_{\mathrm{gd}}\left(V_{\mathrm{ds}}\right)$ is found using (2.14).
The switching off energy during the voltage rise time of the upper MOSFET is calculated by integrating the power over $t_{\mathrm{rv}-\mathrm{new}}$ :

$$
\begin{equation*}
E_{\mathrm{offMv-n}}=\int_{0}^{t_{\mathrm{rv}-\mathrm{new}-\mathrm{n}}} v_{\mathrm{ds}}(t) i_{\mathrm{o-n}} d t \tag{2.26}
\end{equation*}
$$

where $v_{\mathrm{ds}}(t)$ is the drain source voltage of the switch and it is assumed that, this voltage is linearly increases over time.

The switching off energy during the current fall time $t_{\text {fi-new }}$ of the upper MOSFET is given by (assuming constant voltage and linear current change):

$$
\begin{equation*}
E_{\text {offMi-n }}=\frac{1}{2} V_{\mathrm{dc}} i_{\mathrm{o-n}} t_{\mathrm{finew}-\mathrm{n}} \tag{2.27}
\end{equation*}
$$

Then, the energy losses dissipated within the single leg of the HSI at turn off the upper MOSFET is given by:

$$
\begin{equation*}
E_{\text {offM-n }}=E_{\text {offMi-n }}+E_{\text {offMv-n }}+E_{\text {oss-n }} \tag{2.28}
\end{equation*}
$$

Then, the total switching energy for the single leg for switching cycle $n$ is given by:

$$
\begin{equation*}
E_{\mathrm{sw}-\mathrm{n}}=E_{\mathrm{onM}-\mathrm{n}}+E_{\text {offich-n }} \tag{2.29}
\end{equation*}
$$

The switching power losses are given by (with $N$ switching cycles per $0.5 / f_{\text {mod }}$ ) [10]:

$$
\begin{equation*}
P_{\mathrm{sw}}=2 f_{\mathrm{mod}} \sum_{n=1}^{N} E_{\mathrm{sw}-\mathrm{n}} \tag{2.30}
\end{equation*}
$$

## Switching Losses of the IGBTs

In this study, the switching losses in the IGBTs are calculated based on Figures 13,14 and 16 from the data sheet [19], where the figures represent the relationships between the switching losses and collector current, gate resistor and collector emitter voltage, respectively. All these relations show approximately linear dependencies between the IGBT's switching energy and $i_{o-\mathrm{n}}, R_{\mathrm{g}}$ and $V_{\mathrm{dc}}$. The switching energy for the single leg of the inverter per one switching cycle is given by [9]:

$$
\begin{equation*}
E_{\mathrm{sw}-\mathrm{n}}=\frac{E_{\mathrm{n}}\left(K_{\mathrm{i}} i_{\mathrm{o}-\mathrm{n}}+C_{\mathrm{i}}\right)\left(K_{\mathrm{R}} R_{\mathrm{g}}+C_{\mathrm{R}}\right)\left(K_{\mathrm{V}} V_{\mathrm{dc}}+C_{\mathrm{V}}\right)}{E_{\mathrm{oi}} E_{\mathrm{or}} E_{\mathrm{ov}}} \tag{2.31}
\end{equation*}
$$

where:

- $K_{\mathrm{i}}, K_{\mathrm{R}}$ and $K_{\mathrm{V}}$ describe the slope of the $E_{\mathrm{ts}}$ line from the aforementioned Figures 13, 14, and 16 of [19], respectively.
- $C_{\mathrm{i}}, C_{\mathrm{R}}$ and $C_{\mathrm{V}}$ describe the constant values of the $E_{\mathrm{ts}}$ line from the aforementioned Figures 13, 14, and 16 of [19], respectively.
- $E_{\text {oi }}, E_{\text {or }}$ and $E_{\text {ov }}$ describe energies at nominal conditions taken from the aforementioned Figures 13, 14, and 16 of [19], respectively.
- $E_{\mathrm{n}}$ is the total switching losses at nominal conditions.

Then, the switching losses for the single leg are calculated using (2.30).

### 2.2.3 Gate Drive Losses

The gate drive losses are the losses dissipated in the gate resistance (internal plus external, if included) due to the charging/discharging of the input capacitance of the power switch. The gate drive loss energy for single switch is given by:

$$
\begin{equation*}
E_{\mathrm{g}-\mathrm{S}}=Q_{\mathrm{gt}} \frac{V_{\mathrm{dr}}^{2}}{V_{\mathrm{qg}}} f_{\mathrm{s}} \tag{2.32}
\end{equation*}
$$

where, $Q_{\mathrm{gt}}$ is the total gate charge at voltage $V_{\mathrm{qg}}$ as given in the data sheet, $V_{\mathrm{dr}}$ is the actual driving voltage. The dependence of total gate charge on the drain source voltage of the switch is neglected.

Thus, the power losses for the two power switches in the single leg of the inverter are approximated by $[8,9]$ :

$$
\begin{equation*}
P_{\mathrm{gt}}=2 E_{\mathrm{g}-\mathrm{S}} f_{\mathrm{s}} \tag{2.33}
\end{equation*}
$$

## Chapter 3

## Soft Switching Inverter Loss

## Analysis

### 3.1 Introduction

In industrial applications, the energy conversion efficiency of power electronics systems has commonly been a matter of utmost importance. Targeting efficiency requires taking all losses in a power circuit into consideration. The losses are commonly divided into three components: conduction, switching and gate drive losses [1].

The Auxiliary Resonant Commutated Pole Inverter (ARCPI), proposed in [20] and shown in Figure 3.1, is one of the soft switching topologies. Many studies have discussed an ARCPI in detail and various enhancements have been introduced to improve this inverter's performance (e.g., [21, 22]).

Most studies conducted on ARCPIs focus on applications with relatively high loads. For example, in [23], the operation of an ARCPI was reviewed and the losses were estimated analytically. This inverter was simulated under the assumption that the load current was 26 A-peak and the DC link voltage was 300 V . In [24], the design of an ARCPI was reviewed for an AC drive as the target application, in which the design data were as follows: The load current was 20 A-peak and DC link voltage was 200 V . In [25], an ARCPI had been designed for a 3.3 hp
brushless DC motor drive system. In [7], the authors evaluated and compared the switching losses and the on state voltages of different high voltage ( $2.5-6.5 \mathrm{kV}$ ) IGBTs and 3.3 kV IEGTs at different conditions (voltages, currents and temperatures) for different topologies, e.g., hard switching and soft switching topologies, ultimately achieving $95 \%$ efficiency at 5 kHz switching frequency. Finally, in [26], a new modulation strategy was introduced to reduce the losses in the auxiliary circuit during commutation process. A $10 \mathrm{~kW} / 16 \mathrm{kHz}$ ARCP prototype was built to validate the results. Furthermore, showing the importance of operating the inverters under different partial loads, [27, 28] study the efficiency of different inverter topologies with various control schemes. In these works, the efficiencies are computed and measured for both rated and partial load conditions.

Considering the results presented this far, more research is needed to address the specific requirements of extremely light load ranges, at which the system operates for a majority of the time, but with high long-term capable overload capability. See Section 1.5.

This thesis proposes three different options for reducing the losses of the ARCPI's commutation circuit. These options all prove to effectively reduce the commutation circuit losses, increasing the inverter efficiency by up to $2 \%$, which is considered significant, given the application's sensitivity towards the overall system's efficiency.

1. A new switching sequence is presented in which both auxiliary switches are gated on simultaneously and turned off sequentially. Figure 3.2 b shows the proposed switching sequence in contrast to Figure 3.2a which depicts the conventional switching sequence. This new proposal can essentially offset the effect of the reverse recovery charge of the body diodes of the auxiliary switches (in case of MOSFETs). Moreover, since the conducting channel is parallel to the body diode, the conduction losses in the auxiliary switches are reduced, hence, reducing the commutation losses.
2. These commutation losses are further reduced by initiating a resonant commutation cycle only every second output voltage transition. Voltage transitions initiated by turning off the previously forward conducting main switch are soft, as the main switch's non-linear output capacitances act as snubber capacitors.
3. The ARCPI total losses are reduced by adjusting the boost current according to the sinusoidal load current.
4. The Resonant Gate Drive circuit's (RGD) potential has been tested to reduce the gate drive losses of the switches. Moreover, the effect of the RGD on the inverter's total loss is studied.

In contrast to $[22,25,26,29,30]$, the commutation losses in this paper are reduced without introducing any extra circuitry. Thus, they keep the commutation circuit simple. Moreover, in contrast to [22], in which MOSFETs are also used as auxiliary switches. The evaluation conditions are $V_{\mathrm{dc}}=60 \mathrm{~V}$ and $i_{\mathrm{o}}=5 \mathrm{~A}$, but only for testing purposes, and a second prototype has been built with rated power of $P_{\mathrm{o}}=8.9 \mathrm{~kW}$ and $i_{\mathrm{o}}=30 \mathrm{~A}$, the work presented here studies their use for extremely light load conditions.


Figure 3.1: a) An Auxiliray Resonant Commutated Pole Inverter [20], each phase contains the arrangement shown in part (b) of this figure. b) Single phase of an Auxiliray Resonant Commutated Pole Inverter (Auxiliary Resonant Commutated Pole, ARCP). For each phase, a and Mid from (a) are connected to a and Mid from (b), respectively.


Figure 3.2: Switching sequence per switching cycle: a) Conventional switching of ARCP, b) Proposed switching of ARCP. c) The load voltage ( $V_{\text {load }}$ ) and the inductor current $I_{\mathrm{L}}$. The switching sequence per switching cycle applying option 2, positive load current direction: d) The proposed switching of ARCP under option 2. e) The load voltage ( $V_{\text {load }}$ ) and the inductor current $I_{\mathrm{L}}$.

### 3.2 ARCPI Operating Sequences

This section discusses the ARCPI operating sequences based on the suggested switching sequences. The three phase ARCPI is composed of three identical legs and operated with a symmetrical load as shown in Figure 3.1a. The structure of the legs is illustrated in Figure 3.1b. Unless otherwise specified, all reference is made to the full three-leg inverter or a quantity related to it (such as the power), all discussions, such as the operating sequences and the loss computations, are presented for a single leg of an ARCPI (an Auxiliary Resonant Commutated Pole, ARCP) as illustrated in Figure 3.1b.

In the analysis, the previously mentioned nomenclatures in Section 2.2 are used in the here presented analysis. It should be noticed that, the equations in the following subsection are based on the homogeneous ARCP using MOSFETs only, but they can easily be extended for IGBTs.

The current drawn by the load is symmetrical in the positive and the negative half cycles of the fundamental period, so the energy losses are calculated for the positive half wave only. Then, they are averaged over half of the fundamental period.

The ARCP has ten operating sequences within one switching period [20, 29, 31]. Figure 3.2a shows the conventional switching sequence for all the switches per one switching cycle whereas Figure 3.2b illustrates the proposed switching sequence for all the switches per one switching cycle of this inverter. Figure 3.2c shows the load voltage $V_{\text {load }}$ and the inductor current $I_{\mathrm{L}}$. For each sequence, Table 3.1 summarizes the state of all the semiconductors and the equation numbers for the inductor current and the time period. Table 3.1 also shows the resistance and the driving voltages for the resonant inductor current differential equations.

It should be noticed that, the semiconductor devices change their switching states per sequences within one switching cycle, thus, each sequence has been analyzed and justified in detail.

- Sequence 1 , period $t_{1}$ : The lower main switch $M_{2}$ and both auxiliary switches $A_{1}, A_{2}$ are gated on. $M_{2}$ and $A_{2}$ are conducting in reverse direction and $A_{1}$ is conducting in forward direction. Applying Kirchhoff's voltage law (KVL) through the loop results in:

$$
\begin{equation*}
\frac{-V_{\mathrm{dc}}}{2}+V_{\mathrm{xa} 1}-V_{\mathrm{xa} 2}+I_{\mathrm{L} 1} R_{\mathrm{L}}+L \frac{d I_{\mathrm{L} 1}}{d t}+V_{\mathrm{xm} 2}=0 \tag{3.1}
\end{equation*}
$$

where $V_{\mathrm{xm} 2}=\left(I_{\mathrm{L} 1}-i_{\mathrm{o}-\mathrm{n}}\right) R_{\mathrm{onm} 2}$ (in case of MOSFET). Rearranging this equation yields:

$$
\begin{equation*}
L \frac{d I_{\mathrm{L} 1}}{d t}+R_{\mathrm{t} 1} I_{\mathrm{L} 1}=V_{\mathrm{t} 1} \tag{3.2}
\end{equation*}
$$

As discussed in Section 2.2, the body diodes of $A_{2}$ and $M_{2}$ might not conduct ( $R_{\mathrm{on}} i_{\mathrm{o}-\mathrm{n}}<V_{\mathrm{f}}$, which is not the case when $i_{\mathrm{o}-\mathrm{n}}$ is replaced by the boost current $I_{\mathrm{b}-\mathrm{n}}=3.5 i_{\mathrm{o}}$ ), so that $R_{\mathrm{t} 1}$ and $V_{\mathrm{t} 1}$ are found in switching cycle number $n$, as summarized in Table 3.1:

$$
\begin{align*}
R_{\mathrm{t} 1} & =R_{\mathrm{L}}+2 R_{\mathrm{ona}}+R_{\mathrm{onm} 2}  \tag{3.3}\\
V_{\mathrm{t} 1-\mathrm{n}} & =\frac{V_{\mathrm{dc}}}{2}-V_{\mathrm{xm} 2-\mathrm{n}} \tag{3.4}
\end{align*}
$$

(3.2) is a first order differential equation with the initial condition $I_{\mathrm{L}}\left(t_{1 \mathrm{i}}\right)=0$ and the final condition $I_{\mathrm{L}}\left(t_{1 \mathrm{ff-n}}\right)=i_{\mathrm{o-n}}$. Solving for the inductor current yields:

$$
\begin{equation*}
I_{\mathrm{L} 1-\mathrm{n}}=\frac{V_{\mathrm{tt}-\mathrm{n}}}{R_{\mathrm{t} 1}}\left(1-e^{\frac{-R_{\mathrm{tn}}}{L} t}\right) \tag{3.5}
\end{equation*}
$$

Then, sequence 1 has the duration of:

$$
\begin{equation*}
t_{1-\mathrm{n}}=\frac{-L}{R_{\mathrm{t} 1}} \ln \left(1-R_{\mathrm{t} 1} \frac{i_{\mathrm{o}-\mathrm{n}}}{V_{\mathrm{t} 1-\mathrm{n}}}\right) \tag{3.6}
\end{equation*}
$$

- Sequence 2, period $t_{2}$ : The initial and final conditions are $I_{\mathrm{L}}\left(t_{2 \mathrm{inn}}\right)=i_{\mathrm{o}-\mathrm{n}}$ and $I_{\mathrm{L}}\left(t_{2 \mathrm{f}-\mathrm{n}}\right)=I_{\mathrm{b}-\mathrm{n}}$. Sequence 2 does have the same components conducting and the same differential equation as in sequence 1. Then, solving for the inductor current yields:

$$
\begin{equation*}
I_{\mathrm{L} 2-\mathrm{n}}=\frac{V_{\mathrm{t} 2-\mathrm{n}}}{R_{\mathrm{t} 2}}+\left(i_{\mathrm{o}-\mathrm{n}}-\frac{V_{\mathrm{t} 2-\mathrm{n}}}{R_{\mathrm{t} 2}}\right) e^{\frac{-R_{\mathrm{t} 2}}{L} t} \tag{3.7}
\end{equation*}
$$

Sequence 2 has the duration of:

$$
\begin{equation*}
t_{2-\mathrm{n}}=\frac{-L}{R_{\mathrm{t} 2}} \ln \left(\frac{I_{\mathrm{b}-\mathrm{n}}-\frac{V_{\mathrm{t} 2-\mathrm{n}}}{R_{\mathrm{t} 2}}}{i_{\mathrm{o}-\mathrm{n}}-\frac{V_{\mathrm{t} 2-\mathrm{n}}}{R_{\mathrm{t} 2}}}\right) \tag{3.8}
\end{equation*}
$$

- Sequence 3, period $t_{3}$ : This is the first resonant mode per switching cycle with the inductor is connected in series to the combination of non-linear output capacitances of the main switches and the constant load capacitance (all capacitances are acting in parallel). The total capacitance during the resonant mode is given by:

$$
\begin{equation*}
C_{3 \mathrm{t}}=C_{\mathrm{oss}-\mathrm{M} 1}\left(v_{\mathrm{ds} 1}\right)+C_{\mathrm{oss}-\mathrm{M} 2}\left(v_{\mathrm{ds} 2}\right)+C_{\mathrm{load}} \tag{3.9}
\end{equation*}
$$

where $C_{\text {load }}$ is the parasitic capacitance of the load.


Figure 3.3: The equivalent circuit of the resonant mode 3.

Applying KVL yields (based on Figure 3.3):

$$
\begin{equation*}
\frac{-V_{\mathrm{dc}}}{2}+V_{\mathrm{xa} 1}-V_{\mathrm{xa} 2}+R_{\mathrm{L}} I_{\mathrm{L} 3}+L \frac{d I_{\mathrm{L} 3}}{d t}+V_{\mathrm{C} 3 \mathrm{t}}=0 \tag{3.10}
\end{equation*}
$$

$V_{\mathrm{C} 3 \mathrm{t}}$ is obtained by:

$$
\begin{equation*}
V_{\mathrm{C} 3 \mathrm{t}}=\frac{1}{C_{3 \mathrm{t}}} \int\left(I_{\mathrm{L} 3}-i_{\mathrm{o}-\mathrm{n}}\right) d t \tag{3.11}
\end{equation*}
$$

where $C_{3 \mathrm{t}}$ is defined in Table 3.2.
In order to increase the accuracy of the computations for the resonance modes (sequences 3 and 8), the non-linearity of the output capacitances of the main switches has been considered by interpolating these values from the device data sheet over the drain source voltage range of $M_{2}$ (the ARCP output voltage) within equally spaced intervals. The time duration of each voltage step has been estimated using $\left(A_{3-\mathrm{n}}, B_{3-\mathrm{n}}\right.$ and $t_{3 \text {-n }}$ in [32]) and by inserting the initial and final conditions based on output voltage step and the computed inductor current for each voltage step. Then, each time duration is added up to the next time step until the final conditions are reached.

Finding the first derivative of (3.10) and rearranging the terms yield:

$$
\begin{equation*}
L \frac{d I_{\mathrm{L} 3-\mathrm{n}}^{2}}{d t^{2}}+R_{\mathrm{t} 3} \frac{d I_{\mathrm{L} 3-\mathrm{n}}}{d t}+\frac{I_{\mathrm{L} 3-\mathrm{n}}-i_{\mathrm{on}-\mathrm{n}}}{C_{3 \mathrm{t}}}=0 \tag{3.12}
\end{equation*}
$$

where $R_{\mathrm{t} 3}$ is shown in Table 3.1.
This is a second order differential equation with the initial condition $I_{\mathrm{L} 3-\mathrm{n}}\left(t_{3 i-n}\right)=$ $I_{\mathrm{b}-\mathrm{n}}$ ( $I_{\mathrm{b}-\mathrm{n}}$ is the boost current in $n^{\text {th }}$ switching cycle), the non-linear output capacitance of the switch initial voltage $V_{\text {Ci3-n }}=V_{\mathrm{xm} 2-\mathrm{n}}$ and the final voltage of this capacitor $V_{\mathrm{Cf3}-\mathrm{n}}=V_{\mathrm{dc}}+V_{\mathrm{xm} 1-\mathrm{n}}$. Solving the characteristic equation of
(3.12) results in:

$$
\begin{align*}
\delta_{3} & =\frac{R_{\mathrm{t} 3}}{2 L}  \tag{3.13}\\
\omega_{3} & =\sqrt{-\delta_{3}^{2}+\frac{1}{L C_{3 \mathrm{t}}}}  \tag{3.14}\\
\lambda_{13,23} & =-\delta_{3}+j \omega_{3},-\delta_{3}-j \omega_{3} \tag{3.15}
\end{align*}
$$

Solving for the inductor current during the resonance mode yields (this is valid for constant capacitance but dealing with the non-linearity of the output capacitance is discussed in Section 6.2.2):

$$
\begin{equation*}
I_{\mathrm{L} 3-\mathrm{n}}=C_{3 \mathrm{t}} e^{-\delta_{3} t}\left(\lambda_{13} A_{3-\mathrm{n}} e^{j \omega_{3} t}+\lambda_{23} B_{3-\mathrm{n}} e^{-j \omega_{3} t}\right)+i_{\mathrm{o}-\mathrm{n}} \tag{3.16}
\end{equation*}
$$

where:

$$
\begin{align*}
& A_{3-\mathrm{n}}=\frac{I_{\mathrm{t} 3 \mathrm{i}-\mathrm{n}}-i_{o-\mathrm{n}}-C_{3 t} \lambda_{23}\left(V_{\mathrm{Ci} 3-\mathrm{n}}-0.5 V_{\mathrm{dc}}+R_{\mathrm{t} 3} i_{o-n}\right)}{2 j \omega_{3} C_{3 \mathrm{t}}}  \tag{3.17}\\
& B_{3-\mathrm{n}}=\frac{-I_{\mathrm{t} 3 \mathrm{i}-\mathrm{n}}+i_{o-n}+C_{3 t} \lambda_{13}\left(V_{\mathrm{Ci3}-\mathrm{n}}-0.5 V_{\mathrm{dc}}+R_{\mathrm{t} 3} i_{o-n}\right)}{2 j \omega_{3} C_{3 t}} \tag{3.18}
\end{align*}
$$

The duration of this sequence (assuming $C_{3 \mathrm{t}}$ here is constant and neglecting the damping factor) is given by:

$$
\begin{equation*}
t_{3-\mathrm{n}}=\frac{\ln \left(\frac{\left(V_{\mathrm{Cf} 3-\mathrm{n}}+V_{\mathrm{X} 3-\mathrm{n}}\right)}{2 B_{3-\mathrm{n}}}+\sqrt{\frac{\left(V_{\mathrm{Cf} 3-\mathrm{n}}+V_{\times 3-\mathrm{n}}\right)^{2}}{4 B_{3-\mathrm{n}}^{2}}-\frac{A_{3-\mathrm{n}}}{B_{3-\mathrm{n}}}}\right)}{-j \omega_{3}} \tag{3.19}
\end{equation*}
$$

where $V_{\mathrm{x} 3-\mathrm{n}}=i_{\mathrm{o}-\mathrm{n}} R_{\mathrm{t} 3}-0.5 V_{\mathrm{dc}}$.

- Sequence 4 , period $t_{4}$ : Solving for the inductor current with the initial and final conditions of $I_{\mathrm{L} 4}\left(t_{4 \mathrm{i}-\mathrm{n}}\right)=I_{\mathrm{b}-\mathrm{n}}$ (the losses during the resonant period, lowering the current below $I_{\mathrm{b}}$ are neglected) and $I_{\mathrm{L} 4}\left(t_{4 \mathrm{f}-\mathrm{n}}\right)=i_{\mathrm{o}-\mathrm{n}}$ yields:

$$
\begin{equation*}
I_{\mathrm{L} 4-\mathrm{n}}=\frac{V_{\mathrm{t} 4-\mathrm{n}}}{R_{\mathrm{t} 4}}+\left(I_{\mathrm{b}-\mathrm{n}}-\frac{V_{\mathrm{t} 4-\mathrm{n}}}{R_{\mathrm{t} 4}}\right) e^{-\frac{R_{\mathrm{t} 4} t}{L} t} \tag{3.20}
\end{equation*}
$$

where $R_{\mathrm{t} 4}$ and $V_{\mathrm{t} 4}$ are shown in Table 3.1. The duration of this sequence is given by:

$$
\begin{equation*}
t_{4-\mathrm{n}}=\frac{-L}{R_{\mathrm{t} 4}} \ln \left(\frac{i_{\mathrm{o}-\mathrm{n}}-\frac{V_{\mathrm{t} 4-\mathrm{n}}}{R_{\mathrm{t} 4}}}{I_{\mathrm{b}-\mathrm{n}}-\frac{V_{\mathrm{t}-\mathrm{n}}}{R_{\mathrm{tat}}}}\right) \tag{3.21}
\end{equation*}
$$

- Sequence 5, period $t_{5}$ : The initial and final conditions are $I_{\mathrm{L} 5}\left(t_{5 \mathrm{in} \mathrm{n}}\right)=i_{\mathrm{on} \mathrm{n}}$ and $I_{\mathrm{L} 5}\left(t_{5 \mathrm{f}-\mathrm{n}}\right)=0$. The inductor current is given by:

$$
\begin{equation*}
I_{\mathrm{L} 5-\mathrm{n}}=\frac{V_{\mathrm{t} 5-\mathrm{n}}}{R_{\mathrm{t} 5}}+\left(i_{\mathrm{o}-\mathrm{n}}-\frac{V_{\mathrm{t} 5-\mathrm{n}}}{R_{\mathrm{t} 5}}\right) e^{-\frac{R_{\mathrm{t} 5} t}{L} t} \tag{3.22}
\end{equation*}
$$

Then, the duration of this sequence is given by:

$$
\begin{equation*}
t_{5-\mathrm{n}}=\frac{-L}{R_{\mathrm{t} 5}} \ln \left(\frac{\frac{-V_{\mathrm{t} 5-\mathrm{n}}}{R_{\mathrm{t}}}}{\frac{-V_{t 5}}{R_{\mathrm{t} 5}}+i_{\mathrm{o}-\mathrm{n}}}\right) \tag{3.23}
\end{equation*}
$$

- Sequence 6, period $t_{6}$ : In this sequence, no current flows in the resonant inductor. The duration of this sequence can be calculated by:

$$
\begin{equation*}
t_{6-\mathrm{n}}=D_{\mathrm{n}} T_{\mathrm{s}}-\left(t_{4-\mathrm{n}}+t_{5-\mathrm{n}}+t_{7-\mathrm{n}}\right) \tag{3.24}
\end{equation*}
$$

where, $T_{\mathrm{s}}$ is the switching period and $D_{\mathrm{n}}$ is the duty cycle during switching period $n$.

- Sequence 7, period $t_{7}$ : The initial and final conditions are $I_{\mathrm{L} 7}\left(t_{7 \mathrm{i}-\mathrm{n}}\right)=0$ and $I_{\mathrm{L} 7-\mathrm{n}}\left(t_{7 f-n}\right)=-I_{\mathrm{b}-\mathrm{n}}$. Then:

$$
\begin{equation*}
I_{\mathrm{L} 7-\mathrm{n}}=\frac{V_{\mathrm{t} 7-\mathrm{n}}}{R_{\mathrm{t} 7}}\left(1-e^{\frac{-R_{\mathrm{t} 7}}{L} t}\right) \tag{3.25}
\end{equation*}
$$

The duration of this sequence is given by:

$$
\begin{equation*}
t_{7-\mathrm{n}}=\frac{-L}{R_{\mathrm{t} 7}} \ln \left(1+\frac{I_{\mathrm{b}-\mathrm{n}} R_{\mathrm{t} 7}}{V_{\mathrm{t} 7 \mathrm{n}}}\right) \tag{3.26}
\end{equation*}
$$

- Sequence 8, period $t_{8}$ : This is the second resonance period of the switching cycle in which the inductor resonates with the non-linear output capacitances of the main switches plus load capacitance (as stated in (3.9), where $C_{8 t}=$ $\left.C_{3 \mathrm{t}}\right)$. The initial and final conditions for this sequence are: $I_{\mathrm{L} 8}\left(t_{8 \mathrm{i}-\mathrm{n}}\right)=-I_{\mathrm{b}-\mathrm{n}}$, the initial voltage of the non-linear output capacitance $V_{\text {Ci8-n }}=V_{\mathrm{dc}}-V_{\mathrm{xm} 1-\mathrm{n}}$ and its final voltage is $V_{\text {Cf8-n }}=V_{\mathrm{xm} 2-\mathrm{n}}$. The same procedure used in sequence 3, but using the associated total resistance and capacitance of mode 8 , is followed to obtain the inductor current. The inductor current during the resonance mode is given by:

$$
\begin{equation*}
I_{\mathrm{L} 8-\mathrm{n}}=C_{8 \mathrm{t}} e^{-\delta_{8} t}\left(\lambda_{18} A_{8-\mathrm{n}} e^{j \omega_{8} t}+\lambda_{28} B_{8-\mathrm{n}} e^{-j \omega_{8} t}\right)+i_{\mathrm{o-n}} \tag{3.27}
\end{equation*}
$$

where:

$$
\begin{align*}
& A_{8-\mathrm{n}}=\frac{I_{\mathrm{t} 8 \mathrm{i}-\mathrm{n}}-i_{o-\mathrm{n}}-C_{8 \mathrm{t}} \lambda_{28}\left(V_{\mathrm{Ci} 8-\mathrm{n}}-0.5 V_{\mathrm{dc}}+R_{\mathrm{t} 8} i_{o-\mathrm{n}}\right)}{2 j \omega_{8} C_{8 t}}  \tag{3.28}\\
& B_{8-\mathrm{n}}=\frac{-I_{\mathrm{t} 8-\mathrm{n}}+i_{o-\mathrm{n}}+C_{8 t} \lambda_{18}\left(V_{\mathrm{Ci} 8-\mathrm{n}}-0.5 V_{\mathrm{dc}}+R_{\mathrm{t} 8} i_{o-n}\right)}{2 j \omega_{8} C_{8 \mathrm{t}}} \tag{3.29}
\end{align*}
$$

The duration of this sequence is given by:

$$
\begin{equation*}
t_{8-\mathrm{n}}=\frac{\ln \left(\frac{\left(V_{\mathrm{Cf} 8-\mathrm{n}}+V_{x 8-\mathrm{n}}\right)}{2 A_{8-\mathrm{n}}}+\sqrt{\frac{\left(V_{\mathrm{Cf8} 8 \mathrm{n}}+V_{x 8-\mathrm{n}}\right)^{2}}{4 A_{8-\mathrm{n}}^{2}}-\frac{B_{8-\mathrm{n}}}{A_{8-\mathrm{n}}}}\right)}{j \omega_{8}} \tag{3.30}
\end{equation*}
$$

where $V_{\mathrm{x} 8-\mathrm{n}}=i_{\mathrm{o}-\mathrm{n}} R_{\mathrm{t} 8}-0.5 V_{\mathrm{dc}}$.

- Sequence 9, period $t_{9}$ : The initial and final conditions are $I_{\mathrm{L} 9}\left(t_{9 \mathrm{i}-\mathrm{n}}\right)=-I_{\mathrm{b}-\mathrm{n}}$ and $I_{\mathrm{L} 9}\left(t_{9 f-\mathrm{n}}\right)=0$. The inductor current is given by:

$$
\begin{equation*}
I_{\mathrm{L} 9-\mathrm{n}}=\frac{V_{\mathrm{t} 9-\mathrm{n}}}{R_{\mathrm{t} 9}}+\left(-I_{\mathrm{b}-\mathrm{n}}-\frac{V_{\mathrm{t} 9-\mathrm{n}}}{R_{\mathrm{t} 9}}\right) e^{\frac{-R_{\mathrm{R} 9} t}{L} t} \tag{3.31}
\end{equation*}
$$

and the duration of this sequence is:

$$
\begin{equation*}
t_{9-\mathrm{n}}=\frac{-L}{R_{\mathrm{t} 9}} \ln \left(\frac{\frac{-V_{\mathrm{t}-\mathrm{n}}}{R_{\mathrm{t}}}}{-I_{\mathrm{b}-\mathrm{n}}}-\frac{V_{\mathrm{t} 9-\mathrm{n}}}{R_{\mathrm{t} 9}}\right) \tag{3.32}
\end{equation*}
$$

- Sequence 10, period $t_{10}$ : In this sequence, no current flows in the resonant inductor. The duration of this mode is given by:

$$
\begin{equation*}
t_{10-\mathrm{n}}=\left(1-D_{\mathrm{n}}\right) T_{\mathrm{s}}-\left(t_{1-\mathrm{n}}+t_{2-\mathrm{n}}+t_{3-\mathrm{n}}+t_{8-\mathrm{n}}+t_{9-\mathrm{n}}\right) \tag{3.33}
\end{equation*}
$$



Figure 3.4: Simulated inductor current per switching cycle within the positive half of the output waveform, at 300 V DC link voltage and AC load current of 150 mA peak.

Figure 3.4 shows the simulated inductor current for each switching cycle within the positive half of the output current of the fundamental period. The simulation conditions are 300 V DC link voltage and AC load current with peak value of 150 mA . The positive resonant inductor current represents the sequences from $1-5$. Whereas, the negative indcutor current represents the sequences $7-9$.

As a summary of the derived mathematical model, the inductor current for each sequence of operation is given by:

$$
I_{\mathrm{Lk}-\mathrm{n}}(t)=\left\{\begin{array}{cl}
C_{\mathrm{kt}} e^{-\delta_{\mathrm{k}} t}\left(\lambda_{1 \mathrm{k}} A_{\mathrm{k}-\mathrm{n}} e^{j \omega_{\mathrm{k}} t}+\right. &  \tag{3.34}\\
\left.\quad+\lambda_{2 \mathrm{k}} B_{\mathrm{k}-\mathrm{n}} e^{-j \omega_{\mathrm{k}} t}\right)+i_{\mathrm{o}-\mathrm{n}} & k \in\{3,8\} \\
\frac{V_{\mathrm{tk}-\mathrm{n}}}{R_{\mathrm{tk}}}+\left(I_{\mathrm{L}}\left(t_{\mathrm{ki}-\mathrm{n}}\right)-\frac{V_{\mathrm{tk}-\mathrm{n}}}{R_{\mathrm{tk}}}\right) e^{\frac{-R_{\mathrm{tk}} t}{L} t} & \text { otherwise }
\end{array}\right.
$$

and the time period for each sequence is given by:
where $k$ is the sequence number, $V_{\mathrm{xm}-\mathrm{n}}$ denotes the voltage drop across the conducting main semiconductor based on Table 3.1. Table 3.1 summarizes the state of all the semiconductors, the resistance, the driving voltages, the initial and final conditions for the resonant inductor current differential equations. Table 3.2 lists the symbols used.

Table 3.1: Initial and final conditions, equivalent resistances and voltages and the statuses of the switches for each sequence, for the computation of the inductor currents and time durations as per (3.34) and (3.35).

| $k$ | Initial cond. | final cond. | $R_{\text {t }}$ | $V_{\mathrm{t}}$ | $M_{1}$ | $M_{2}$ | $A_{1}$ | $A_{2}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | $I_{\mathrm{L}}\left(t_{1 \mathrm{i}}\right)=0$ | $I_{\mathrm{L}}\left(t_{1 \mathrm{f}-\mathrm{n}}\right)=i_{\mathrm{o}-\mathrm{n}}$ | $R_{\mathrm{L}}+2 R_{\text {ona }}+R_{\text {onm2 }}$ | $0.5 V_{\mathrm{dc}}-V_{\mathrm{xm} 2-\mathrm{n}}$ | Off | -CH | CH | -CH |
| 2 | $I_{\mathrm{L}}\left(t_{2 \mathrm{i}-\mathrm{n}}\right)=i_{\mathrm{o}-\mathrm{n}}$ | $I_{\mathrm{L}}\left(t_{2 \mathrm{f}-\mathrm{n}}\right)=I_{\mathrm{b}-\mathrm{n}}$ | $R_{\mathrm{L}}+2 R_{\text {ona }}+R_{\text {onm2 }}$ | $0.5 V_{\mathrm{dc}}-V_{\mathrm{xm} 2-\mathrm{n}}$ | Off | CH | CH | --CH |
| 3 | $\begin{aligned} & I_{\mathrm{L}}\left(t_{3 i-n}\right)=I_{\mathrm{b}-\mathrm{n}} \\ & V_{\mathrm{Ci} 3-\mathrm{n}}=V_{\mathrm{xm} 2-\mathrm{n}} \end{aligned}$ | $\begin{aligned} & V_{\mathrm{Cf} 3-\mathrm{n}}=V_{\mathrm{dc}}+ \\ & +V_{\mathrm{xm} 1-\mathrm{n}} \end{aligned}$ | $R_{\mathrm{L}}+2 R_{\text {ona }}$ |  | Off | Off | CH | --CH |
| 4 | $I_{\mathrm{L} 4}\left(t_{4 \mathrm{i}-\mathrm{n}}\right)=I_{\mathrm{b}-\mathrm{n}}$ | $I_{\text {L4 }}\left(t_{4 \mathrm{fl-n}}\right)=i_{\text {o-n }}$ | $R_{\mathrm{L}}+2 R_{\text {ona1 }}+R_{\text {onm1 }}$ | $-0.5 V_{\mathrm{dc}}+V_{\mathrm{xm} 1-\mathrm{n}}$ | -CH | Off | CH | -CH |
| 5 | $I_{\text {L5 }}\left(t_{5 i-\mathrm{n}}\right)=i_{\text {o-n }}$ | $I_{\mathrm{L} 5}\left(t_{5 f-\mathrm{n}}\right)=0$ | $R_{\mathrm{L}}+2 R_{\text {ona1 }}+R_{\text {onm1 }}$ | $-0.5 V_{\mathrm{dc}}+V_{\mathrm{xml} 1-\mathrm{n}}$ | CH | Off | CH | --CH |
| 6 | $I_{\text {L6-n }}=0$ |  | $R_{\text {onm1 }}$ |  | CH | Off | Off | Off |
| 7 | $I_{\mathrm{L} 7}\left(t_{7 \mathrm{i}-\mathrm{n}}\right)=0$ | $I_{\mathrm{L} 7-\mathrm{n}}\left(t_{7 f-n}\right)=-I_{\mathrm{b}-\mathrm{n}}$ | $R_{\mathrm{L}}+2 R_{\text {ona }}+R_{\text {onm1 }}$ | $-0.5 V_{\mathrm{dc}}+V_{\mathrm{xm} 1-\mathrm{n}}$ | CH | Off | --CH | CH |
| 8 | $\begin{aligned} & I_{\mathrm{L} 8}\left(t_{8 \mathrm{i}-\mathrm{n}}\right)=-I_{\mathrm{b}-\mathrm{n}} \\ & V_{\mathrm{Ci} 8 \mathrm{n}}=V_{\mathrm{dc}}-V_{\mathrm{xm} 1-\mathrm{n}} \end{aligned}$ | $V_{\text {Cf8-n }}=V_{\mathrm{xm} 2-\mathrm{n}}$ | $R_{\mathrm{L}}+2 R_{\text {ona } 2}$ |  | Off | Off | --CH | CH |
| 9 | $I_{\mathrm{L} 9}\left(t_{9 \mathrm{i}-\mathrm{n}}\right)=-I_{\mathrm{b}-\mathrm{n}}$ | $I_{\text {L9 }}\left(t_{9 f-\mathrm{n}}\right)=0$ | $R_{\mathrm{L}}+2 R_{\text {ona } 2}+R_{\text {onm2 }}$ | $0.5 V_{\mathrm{dc}}-V_{\mathrm{xm} 2-\mathrm{n}}$ | Off | -CH | - CH | CH |
| 10 | $I_{\text {L10-n }}=0$ |  | $R_{\text {onm } 2}$ |  | Off | -CH | Off | Off |

Table 3.2: Definition of symbols.

| Symbol | Definition |
| :--- | :--- |
| $R_{\mathrm{on}}$ | On-state resistances. For MOSFETs $R_{\mathrm{dson}}$, for IGBTs $R_{\mathrm{ce}}$. |
| $R_{\mathrm{L}}$ | Internal DC resistance of the inductor. |
| $V_{\mathrm{x}}$ | Voltage across the semiconductor device (diode or the channel). |
| $V_{\mathrm{tk}}$ | Equivalent voltage of sequence $k$. |
| $R_{\mathrm{tk}}$ | Equivalent resistance of sequence $k$. |
| $i_{\mathrm{o}-\mathrm{n}}$ | Current drawn by the load in the $n^{\text {th }}$ switching cycle. |
| $I_{\mathrm{b}-\mathrm{n}}$ | Boost current in the $n^{\text {th }}$ switching cycle. |
| $C_{3 \mathrm{t}}$ | $C_{\text {oss-M1 }}\left(v_{\mathrm{ds} 1}\right)+C_{\text {oss-M2 }}\left(v_{\mathrm{ds} 2}\right)+C_{\text {load }}$ and $C_{3 \mathrm{t}}=C_{8 \mathrm{t}}$. |
| $C_{\mathrm{oss}-\mathrm{M} 1}$ | Non-linear output capacitance of switch $M_{1}$. |
| $C_{\mathrm{oss}-\mathrm{M} 2}$ | Non-linear output capacitance of switch $M_{2}$. |
| $C_{\text {load }}$ | Parasitic capacitance of the load. |
| $R_{\mathrm{f}}$ | Differential resistance of the body diode. |
| $V_{\mathrm{f}}$ | Forward voltage of the body diode at zero current. |
| $V_{\mathrm{dc}}$ | DC link voltage. |
| $Q_{\text {oss }}$ | Output charge of the main switch $M_{1}$ or $M_{2}$. |
| $t_{\mathrm{rr-v-max}}$ | Voltage rise time at turning off of $M_{1}$ which is assumed $0.1 T_{\mathrm{s}}$. |

### 3.3 ARCPI Loss Analysis

The current drawn by the load is symmetrical in the positive and the negative half cycles of the fundamental period, so the energy losses are calculated for the positive half wave only. Then, two of these energy losses are averaged over one fundamental period.

From the duration and the inductor current of each mode, the loss components in an ARCP are calculated as follows [23, 24, 33, 34]:

- The conduction losses related to the commutation:

$$
E_{\mathrm{k}-\mathrm{n}}= \begin{cases}\int_{0}^{t_{\mathrm{k}-\mathrm{n}}}\left(R_{\mathrm{tk}} I_{\mathrm{Lk}-\mathrm{n}}^{2}\right) d t & k \in\{3,8\}  \tag{3.36}\\ & \\ \int_{0}^{t_{\mathrm{k}-\mathrm{n}}}\left[\left(R_{\mathrm{tk}}-R_{\mathrm{onm}}\right) I_{\mathrm{Lk}-\mathrm{n}}^{2}+\right. & \\ \left.\quad+R_{\mathrm{onm}}\left(I_{\mathrm{Lk}-\mathrm{n}}-i_{\mathrm{on} \mathrm{n}}\right)^{2}\right] d t & \text { otherwise }\end{cases}
$$

where $R_{\mathrm{tk}}$ (for MOSFETs only) based on Table 3.1.
The energy losses in the commutation circuit due to conduction only are given by (derived from (3.36)):

$$
\begin{equation*}
E_{\text {commut-n }}=\sum_{k=1}^{K} E_{\mathrm{k}-\mathrm{n}} \tag{3.37}
\end{equation*}
$$

where $K$ is the number of sequences and $E_{\mathrm{k}-\mathrm{n}}$ is the energy computed by (3.36) depending on the number of $k$.

- The energy losses in the main switches (conduction losses which are not related to commutation) are given by (This is valid for MOSFETs, IGBTs and diodes):

$$
\begin{equation*}
E_{\text {Main-n }}=\int_{0}^{t_{6-\mathrm{n}}} V_{\mathrm{xm} 1-\mathrm{n}} i_{\mathrm{o-n}} d t+\int_{0}^{t_{10-\mathrm{n}}} V_{\mathrm{xm} 2-\mathrm{n}} i_{\mathrm{o-n}} d t \tag{3.38}
\end{equation*}
$$

- Switching losses of the two auxiliary switches $\left(A_{1}\right.$ and $\left.A_{2}\right)$ : Prior to sequence one, $M_{2}$ conducts and $A_{2}$ is reverse biased, thus, the body diode conducts any leakage current which might pass through $A_{1}$ which is blocking $0.5 V_{\mathrm{dc}}$. As sequence 1 starts with turning on $A_{1}$ and $A_{2}$, the output capacitance of $A_{1}$ is discharged from $0.5 V_{\mathrm{dc}}$ to 0 and the energy stored in this capacitance is dissipated. This energy dissipation is given by:

$$
\begin{equation*}
E_{\mathrm{swon-n} 1}=\int_{0}^{\frac{V_{\mathrm{dc}}}{2}} v C_{\mathrm{aux}-\mathrm{Al}-\mathrm{on}}(v) d v \tag{3.39}
\end{equation*}
$$

where $C_{\text {aux }}(v)$ is the non-linear output capacitance of the auxiliary switch $A_{1}$.

However, as seen from Figure 6.14, the peak of drain source voltage of the auxiliary switch $A_{2}$ reaches the DC link voltage. Therefore, the peak energy being stored in the output capacitance of $A_{2}$ is given by (3.40). The first part of this energy is dissipated during the oscillation following the voltage peak. The remaining energy is given by (3.39) and it is dissipated at the beginning of the next commutation cycle as described above. Thus, the switching losses related to one commutation cycle equals (3.40).

$$
\begin{equation*}
E_{\mathrm{swon-n}}=\int_{0}^{V_{\mathrm{dc}}} v C_{\mathrm{aux}-\mathrm{A} 2-\mathrm{off}}(v) d v \tag{3.40}
\end{equation*}
$$

During sequence $5, A_{2}$ is turned off just before the zero crossing of the inductor current. This reduces the reverse recovery charge build up of the body diode. After the inductor current crossing zero, switch $A_{1}$ is turned off. The reverse recovery period is divided into two intervals of equal length. During the first half, the reverse current reaches its maximum causing energy to be stored in the inductor, which yields:

$$
\begin{equation*}
E_{\mathrm{L}-\mathrm{n}}=\frac{L I_{\mathrm{RM}}^{2}}{2} \tag{3.41}
\end{equation*}
$$

The peak of this reverse current $I_{\mathrm{RM}}$ is estimated by:

$$
\begin{align*}
V_{\mathrm{L}} & =L \frac{d i}{d t}=L \frac{2 I_{\mathrm{RM}}}{t_{\mathrm{rr}}}  \tag{3.42}\\
t_{\mathrm{rr}} & =\frac{2 L I_{\mathrm{RM}}}{V_{\mathrm{L}}} \tag{3.43}
\end{align*}
$$

where $V_{\mathrm{L}}=0.5 V_{\mathrm{dc}}$. Then, $I_{\mathrm{RM}}$ is given by (based on [32]):

$$
\begin{equation*}
I_{\mathrm{RM}}=\sqrt{\frac{I_{\mathrm{b}-\mathrm{n}} Q_{\mathrm{rr}} V_{\mathrm{L}}}{L I_{\mathrm{aux}-\mathrm{N}}}} \tag{3.44}
\end{equation*}
$$

where $Q_{\mathrm{rr}}$ is the reverse recovery charge mentioned in the data sheet and $I_{\text {aux-N }}$ is the nominal current of the auxiliary switches mentioned in the data sheet.

During the second part of the reverse recovery time, there are two parts of energy dissipation:

- First, the reverse current decreases linearly to zero with non-zero drain source voltage of $A_{2}$. Assuming that the drain source voltage of $A_{2}$ increases linearly (during positive edge of the output voltage-see Figure 6.14), the energy dissipated in the switch is approximated by:

$$
\begin{equation*}
E_{\text {off-sw-n }}=\int_{0}^{0.5 t_{\mathrm{rr}}} I_{\mathrm{R}}(t) \cdot V_{\mathrm{ds}}(t) d t=I_{\mathrm{RM}} V_{\mathrm{ds}-\mathrm{peak}} \frac{t_{\mathrm{rr}}}{12} \tag{3.45}
\end{equation*}
$$

where $V_{\text {ds-peak }}$ is the peak value of the drain source voltage of $A_{2}$.

- Second, the energy drawn from the supply due to the reverse recovery which is given by:

$$
\begin{equation*}
E_{\mathrm{off}-\mathrm{Qrr-n}}=\frac{I_{\mathrm{RM}} \frac{t_{\mathrm{rr}}}{2}}{2} \frac{V_{\mathrm{dc}}}{2} \tag{3.46}
\end{equation*}
$$

The last part of the switching losses is the energy dissipated at turn off of $M_{2}\left(C_{3 \mathrm{t}}\right.$, see Table 3.2, the equivalent capacitance for mode 3 is acting as
snubber capacitance). This energy is estimated by:

$$
\begin{equation*}
E_{\mathrm{offM}-\mathrm{n}}=\frac{\left(\left(I_{\mathrm{b}-\mathrm{n}}-i_{\mathrm{o}-\mathrm{n}}\right) t_{\mathrm{finew}-\mathrm{n}}\right)^{2}}{24 C_{3 \mathrm{t}}} \tag{3.47}
\end{equation*}
$$

where $t_{\mathrm{ffinew}-\mathrm{n}}$ is the current fall time (the computation of this time was presented in (2.23)) and $C_{3 \mathrm{t}}$ is defined in Table 3.2. The total switching losses of both auxiliary switches for both the positive and the negative period of the resonant current are given by (twice the sum of (3.40), (3.41), (3.45), (3.46) and (3.47)):

$$
\begin{align*}
E_{\mathrm{sw}-\mathrm{n}}=2\left(E_{\mathrm{swon}-\mathrm{n}}+E_{\mathrm{L}-\mathrm{n}}+E_{\text {off-sw-n }}\right. & +E_{\text {off-Qrr-n }}  \tag{3.48}\\
& \left.+E_{\text {offM-n }}\right)
\end{align*}
$$

- The energy lost in the gate resistance (internal plus external, if included) of the two main switches and the two auxiliary switches is given by:

$$
\begin{equation*}
E_{\mathrm{gt}-\mathrm{n}}=2 Q_{\mathrm{gt}-\mathrm{main}} \frac{V_{\mathrm{drm}}^{2}}{V_{\mathrm{qgm}}}+2 Q_{\mathrm{gt}-\mathrm{aux}} \frac{V_{\mathrm{draux}}^{2}}{V_{\mathrm{qgaux}}} \tag{3.49}
\end{equation*}
$$

$Q_{\mathrm{gt}}$ is the total gate charge at a gate voltage of $V_{\mathrm{qg}}$ as given in the data sheet and $V_{\mathrm{dr}}$ is the actual driving voltage as shwon in Section 2.2.3.

- Finally, to determine the total power losses in the ARCP, the energy lost in all components of the circuit is summed over $N$ switching cycles within the positive half of the output current waveform $\left(0.5 / f_{\mathrm{mod}}\right)$. This energy is, then, averaged over half of the fundamental period, where:

$$
\begin{array}{r}
P_{\mathrm{ARCP}}=2 f_{\mathrm{mod}} \sum_{n=1}^{N}\left(E_{\text {Main-n }}+E_{\text {commut-n }}\right. \\
\left.+E_{\mathrm{sw-n}}+E_{\mathrm{gt-n}}\right) \tag{3.50}
\end{array}
$$

## Chapter 4

## Power Factor Correction Circuit Loss Analysis

### 4.1 Introduction

More attention has been payed to AC - DC converters over the last few decades because of their ability to improve the power factor of input power and keep the Total Harmonics Distortion (THD) in the line current within the standard limits [35]. Recently, improving the efficiency of these converters has become a significant milestone under economical and some standard constraints for different industrial applications.

Many topologies of Power Facor Correction (PFCs) converters are proposed and presented in literature. Conventionally, in order to build a buck PFC (green dashed box in Figure 4.1a), a Diode Bridge Rectifier (DBR red dashed box in Figure 4.1a) is connected with a DC - DC converter (blue dashed box in Figure 4.1a). This converter in Figure 4.1a is a buck converter and could be replaced by a boost converter [36, 37], a buck-boost converter [38-40], buck-flyback converter [41].

However, for low power applications, the buck PFCs are more efficient than other PFCs topologies, e.g., boost PFC, because of reducing the voltage stress across the switch due to the fact that the buck PFC output voltage is always
lower than the input voltage [35, 42, 43].


Figure 4.1: The conventional buck PFC and its operating conditions within positive half cycle of the AC line voltage.

The buck PFC with a DBR in front has some drawbacks [44-48]: First, the voltage drop across the DBR's diodes prevents high efficiency from being achieved. Second, the AC input current flows in the circuit when the input AC voltage exceeds the output voltage (boundary voltage) as shown in Figure 4.1b. This causes poor power factor, and thus, high harmonic distortion.

In order to improve the efficiency of the conventional PFCs, bridge-less PFCs are proposed to reduce the on state voltage drop, thereby reducing the conduction losses in the circuit (e.g., $[42,45]$ ).

Showing the importance of the buck PFC in different applications, Table 4.1 summarizes different toplogies that have been presented so far.

In [49], a conventional buck PFC is designed using the predictive line voltage reconstruction technique. The designed converter is operated in Continuous Conduction Mode (CCM) with Average Current Mode (ACM) control. The designed converter has an improved EMI performance compared to the conventional buck converter controlled by the Constant On Time (COT) method. Hence, the power factor and the efficiency of 100 W prototype are $95 \%$ and $98 \%$, respectively, at AC line voltage of 110 V . More discussions showing the importance of control strategies of the buck converter are introduced in [50-54].

Table 4.1: Comparison of different buck PFC topologies.

|  | Figure 4.1a | [35] | [42] | [45] | [55] | [41] | Figure 4.2 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Number of diodes | 4 | 7 | 4 | 5 | 5 | 6 | 2 |
| Number of switches | 2 | 2 | 2 | 1 | 1 | 2 | 6 |
| Number of capacitors | 1 | 1 | 2 | 3 | 2 | 1 | 1 |
| Number of indcutors | 1 | 1 | 2 | 3 | 1 | 1 | 2 |
| Input voltage range V | $90-270$ | $80-265$ | $115-230$ | 100 | $90-265$ | $90-265$ | $90-265$ |
| Output voltage V | 20 | - | 160 | 48 | 90 | 80 | 50 |
| Power rating W | 70 | 100 | 700 | 100 | 100 | 150 | 70 |
| Efficiency $P_{\text {max }}$ | - | $95.4-95.6$ | 96.4 | 96.3 | $95.5-96.7$ | $94.6-96.3$ |  |
| Efficiency $P_{\text {min }}$ | - | - | $96.4(50 \%$ load) | - | 90, $83(10 \%$ load) | - |  |
| Rating V/I-diodes-DBR | $600 \mathrm{~V}, 0.5 \mathrm{~A}$ | - | $600 \mathrm{~V} / 15 \mathrm{~A}$ | - | ( | $600 \mathrm{~V} / 8 \mathrm{~A}$ | - |
| Rating V/I-diodes-others | - | - | - | - | $600 \mathrm{~V} / 8 \mathrm{~A}$ | $D_{2}, 150 \mathrm{~V} / 30 \mathrm{~A}$ | - |
| Rating V/I-capacitors | $220 u F / 200 \mathrm{~V}$ | - | $1000 u F / 100 \mathrm{~V}$ DC | - | $660 \mathrm{uF} / 100 \mathrm{~V}$ | $100 \mathrm{~V} / 490 \mathrm{uF}, C_{\mathrm{o}}$ | - |
| Rating V/I-indcutors | $2 \mathrm{mH} / 3 \mathrm{~A}$ | - | $60 \mathrm{uH} / 24$ turnes/litzwires | - | 150 uH | 135 uH | - |

While more refinements are proposed to improve the conventional buck PFC converters (Figure 4.1a) as in [35] and [41], a new bridge-less buck PFC converter is proposed in order to eliminate the diode bride rectifier which reduces the conduction losses. Both PFCs (Figure 4.1a and Figure 4.2) are operated under extremely light load conditions (even lower than the proposed load in [44]). These load conditions are specified in (see Section 1.5).


Figure 4.2: Proposed single-phase hybrid bridge-less step PFC down converter, in which $V_{\mathrm{ac}}$ is the single phase rms grid voltage, $C_{\mathrm{o}}$ is the output capacitance (filter capacitance) and $R_{\mathrm{o}}$ is the load resistance.

## 4.2 "The Proposed Converter"

The term hybrid is used because of the proposed circuit based on two different topologies (buck - boost and boost topologies). Figure 4.2 shows a schematic of the proposed converter. It should be noted that the diode bridge rectifier is eliminated. The operation modes and the key waveforms are shown in Figure 4.3.

The discussion of the operating principles of the proposed converter is based on the following assumptions:

- The input AC line voltage is assumed to be pure sine wave.
- The switching frequency $\left(f_{\mathrm{s}}\right)$ is high enough the inductor's current is assumed to be constant during $n^{\text {th }}$ switching cycle.
- The ratio between the on time of the auxiliary switch $Q_{\mathrm{Ap}}$ and the turn on time of the buck switch $Q_{\mathrm{Bp}}$ is assumed to be constant: $T_{\text {on-QAp }}=k T_{\text {on-QBp }}=$ $k T_{\text {on }}$, where $k$ is the design constant.


### 4.2.1 Operation Modes: Positive Half Cycle of the Line Voltage

As the proposed converter is symmetrical in both half cycles of the AC line voltage (positive and negative), the following discussion is presented for the positive half cycle of the AC line voltage. The proposed converter is controlled using Critical Conduction Mode with Constant On Time (CRM with COT). This method removes the effect of the reverse recovery charge of the diode or the synchronous switch body diode, thus, reducing the switching losses.

When $V_{\mathrm{ac}}<V_{\mathrm{b}}$

When the AC line voltage is lower than the boundary voltage ( $V_{\mathrm{ac}}<V_{\mathrm{b}}$ ), the converter is operated as buck-boost topology. There are two modes, as follow:

- Mode 1: the auxiliary switch $Q_{\mathrm{AP}}$ is gated on and the output inductor $L_{\mathrm{op}}$ is connected to the supply voltage and energized through the path $D_{\mathrm{p}}-L_{\mathrm{op}}-$ $Q_{\mathrm{Bn}}-Q_{\mathrm{Ap}}$, see Figure 4.3a. The inductor $L_{\mathrm{op}}$ is energized. The peak value of the inducor current is given by:

$$
\begin{equation*}
i_{\mathrm{p} 1}(\theta)=\frac{\sqrt{2} V_{\mathrm{ac}} \sin (\theta)}{L_{\mathrm{op}}} k T_{\mathrm{on}} \tag{4.1}
\end{equation*}
$$

where $V_{\text {ac }}$ is the single phase rms grid voltage and $T_{\text {on }}$ is the on time.

- Mode 2: the auxiliary switch $Q_{\mathrm{AP}}$ is gated off and the output capacitor $C_{\mathrm{o}}$ is charged to reach $V_{\mathrm{o}}$ (load voltage). The capacitor is charged from the energy stored in the inductor from mode 1 through the path $Q_{\mathrm{op}}-L_{\mathrm{op}}-C_{\mathrm{o}}$, Figure 4.3b.

When $V_{\mathrm{ac}}>V_{\mathrm{b}}$

When the AC line voltage is greater than the boundary voltage $\left(V_{\mathrm{ac}}>V_{\mathrm{b}}\right)$, the converter is operated as buck topology. There are two modes, as follow:

- Mode 3: the auxiliary switch $Q_{\mathrm{BP}}$ is gated on and the output inductor $L_{\mathrm{op}}$ is connected to the supply voltage and energized through the path $D_{\mathrm{p}}-L_{\mathrm{op}}-$ $C_{\mathrm{o}}-Q_{\mathrm{Bp}}-Q_{\mathrm{An}}$, see Figure 4.3c. The inductor $L_{\mathrm{op}}$ is energized. The peak value of the inductor current is given by:

$$
\begin{equation*}
i_{\mathrm{p} 2}(\theta)=\frac{\left(\sqrt{2} V_{\mathrm{ac}} \sin (\theta)-V_{\mathrm{o}}\right)}{L_{\mathrm{op}}} T_{\mathrm{on}} \tag{4.2}
\end{equation*}
$$

- Mode 4: the auxiliary switch $Q_{\mathrm{BP}}$ is gated off and the output capacitor $C_{\mathrm{o}}$ is charged through the path $Q_{\mathrm{op}}-L_{\mathrm{op}}-C_{\mathrm{o}}$, see Figure 4.3d. The output capacitor $C_{\mathrm{o}}$ is charged to reach $V_{\mathrm{o}}$.

When $V_{\mathrm{ac}}<V_{\mathbf{b}}$
When the AC line voltage is lower than the boundary voltage ( $V_{\mathrm{ac}}<V_{\mathrm{b}}$ ), there are two Modes as depicted in Figures 4.3a and 4.3b.


Figure 4.3: Operation modes of the proposed bridge-less step down converterpositive half cycle of the line voltage.

### 4.2.2 Operation Modes: Negative Half Cycle of the Line Voltage

During this half cycle, the operating modes of the proposed converter are the same for the positive half cycle of the AC line voltage. The corresponding components for this cycle are labeled by the following: $Q_{\mathrm{Bn}}, Q_{\mathrm{An}}, D_{\mathrm{n}}, Q_{\mathrm{on}}$ and $L_{\mathrm{on}}$ as illustrated in Figure 4.2. Figures 4.4a-4.4d show the conducting devices and paths of the current during the negative half cycle of the line voltage (during the modes 5-8).


Figure 4.4: Operation modes of the proposed bridge-less step down converternegative half cycle of the line voltage.

### 4.3 Design Procedures and Analysis

This section discusses the mathematical model which is used to design the proposed converter. The analysis is discussed for the positive half cycle of the AC line voltage because of the symmetry between the positive and negative half cycles. The proposed converter eliminates the dead zones which are illustrated in Figure 4.1b.

### 4.3.1 Analysis of AC Line Voltage and Current

As mentioned above, the AC line current starts flowing into the circuit when the auxiliary switch $Q_{\mathrm{Ap}}$ is turned on (operating as buck boost topology). The average

AC input current is given by:

$$
\overline{i_{\mathrm{ac}}}(\theta)= \begin{cases}\frac{i_{\mathrm{p} 2}(\theta)}{2} \frac{V_{\mathrm{o}}}{\sqrt{2} V_{\mathrm{ac}} \sin (\theta)} & \theta_{0}<\theta<\pi-\theta_{0}  \tag{4.3}\\ \frac{i_{\mathrm{p} 1}(\theta)}{2} \frac{V_{\mathrm{o}}}{\left(\sqrt{2} V_{\mathrm{ac}} \sin (\theta)+V_{\mathrm{o}}\right)} & \text { otherwise }\end{cases}
$$

where $i_{\mathrm{p} 1}$ and $i_{\mathrm{p} 2}$ are given by (4.1) and (4.2), respectively. $V_{\mathrm{ac}}$ is the customary RMS phase voltage (for universal operation $90<V_{\mathrm{ac}}<270$ ), $\theta=\omega t, \omega=2 \pi f_{1}$, $f_{1}$ is the line frequency $(50 \mathrm{~Hz}), k$ is the design constant and $\theta_{0}$ is the boundary angle which can be seen in Figure 4.1b and is given by:

$$
\begin{equation*}
\theta_{0}=\sin ^{-1}\left(\frac{V_{\mathrm{b}}}{\sqrt{2} V_{\mathrm{ac}}}\right) \tag{4.4}
\end{equation*}
$$

In the proposed hybrid PFC, the boundary voltage $V_{\mathrm{b}}$ determines the boundary angle at which the hybrid PFC changes its mode of operation. The turn on time $T_{\text {on }}$ which is assumed to be constant (Constant On Time control) within the switching cycle can be computed based on balancing the average input and output power (e.g., $P_{\text {in }}=P_{\mathrm{o}} / \eta$ ) where the circuit efficiency is assumed to be equal to the desired value $(\eta)$ and $P_{\text {in }}$ is estimated by:

$$
\begin{equation*}
P_{\mathrm{in}}=\frac{1}{\pi} \int_{0}^{\pi} V_{\mathrm{ac}}(\theta) i_{\mathrm{ac}}(\theta) d \theta \tag{4.5}
\end{equation*}
$$

solving for $T_{\text {on }}$ using (4.5) and (4.3), this gives:

$$
\begin{equation*}
T_{\mathrm{on}}=\frac{2 \pi P_{\mathrm{o}} L_{\mathrm{op}} /\left(\eta V_{\mathrm{o}}\right)}{2 k \int_{0}^{\theta_{0}} \frac{\left(\sqrt{2} V_{\mathrm{ac}} \sin (\theta)\right)^{2}}{\sqrt{2} V_{\mathrm{ac}} \sin (\theta)+V_{\mathrm{o}}} d \theta+\int_{\theta_{0}}^{\pi-\theta_{0}}\left(\sqrt{2} V_{\mathrm{ac}} \sin (\theta)-V_{\mathrm{o}}\right) d \theta} \tag{4.6}
\end{equation*}
$$

The off time of both modes of operations is given by:

$$
T_{\mathrm{off}}(\theta)= \begin{cases}\frac{\sqrt{2} V_{\mathrm{ac}} \sin (\theta)-V_{\mathrm{o}}}{V_{\mathrm{o}}} T_{\mathrm{on}} & \theta_{0}<\theta<\pi-\theta_{0}  \tag{4.7}\\ \frac{\sqrt{2} V_{\mathrm{ac}} \sin (\theta)}{V_{\mathrm{o}}} k T_{\mathrm{on}} & \text { otherwise }\end{cases}
$$



Figure 4.5: Average AC current:, $V_{\mathrm{ac}}$ are $90 \mathrm{~V}, 260 \mathrm{~V}$ for two different load voltages and constant load $P_{\mathrm{o}}=7 \mathrm{~W}$. The dashed curves are pure sinusoidal wave. The amplitude of this wave is equal to the peak of the AC line current.

Figure 4.5a shows averaged AC line current when the design constant $k$ is 0.85 . The proposed PFC shows closely resembles a sinusoidal shape of the averaged AC line current when changing the load voltage to $V_{\mathrm{o}}=50 \mathrm{~V}$ and $k=0.65$, as shown in Figure 4.5b. The average line currents (solid curves) are compared with sinusoidal waves (dashed curves) for the line voltages of 90 V and 260 V , respectively. It should be noted that the minimum switching frequency occurs when the AC line voltage is at its peak (i.e., $\sin \theta=1$ ); thus, the minimum switching frequency for each mode of operation (buck-boost and boost) is expressed by:

$$
f_{\mathrm{s}-\min }= \begin{cases}\frac{V_{\mathrm{o}}}{\sqrt{2} V_{\mathrm{ac}} T_{\mathrm{on}}} & \theta_{0}<\theta<\pi-\theta_{0}  \tag{4.8}\\ \frac{V_{\mathrm{o}}}{\left(1+\sqrt{2} V_{\mathrm{ac}}\right) k T_{\mathrm{on}}} & \text { otherwise }\end{cases}
$$

Besides, the maximum switching frequency is estimated when $T_{\text {off }}(\theta)=0$, thus, it is given by:

$$
f_{\mathrm{s}-\mathrm{max}}= \begin{cases}\frac{1}{T_{\mathrm{on}}} & \theta_{0}<\theta<\pi-\theta_{0}  \tag{4.9}\\ \frac{1}{k T_{\mathrm{on}}} & \text { otherwise }\end{cases}
$$

Figure 4.6 compares the minimum and maximum switching frequencies, on
time and off time of both PFCs at a constant output power of 7 W but with two different voltage and current conditions. Figure 4.6a(top) shows the range of the minimum and maximum switching frequency over the universal $A C$ line voltage when the output voltage and current are 20 V and 350 mA , respectively. The proposed PFC does have a slightly higher switching frequency (minimum and maximum) than the conventional PFC. The reason for this deviation is that the computed on and off times of the proposed PFC are lower than the on and off times of the conventional PFC.


Figure 4.6: Comparison of minimum and maximum switching frequencies, on time over AC line voltage range and off time of both PFCs for two different load voltages and constant load $P_{\mathrm{o}}=7 \mathrm{~W}$. The dashed curves represent the conventional buck and solid curves represent the proposed converter.

Figure 4.6 a (mid) shows the computed on time of both PFCs over rms line voltage range and Figure 4.6a(bottom) shows the computed off time of both PFCs at 270 V-rms. The same discussion can be applied to Figure 4.6 b which shows the curves when the load conditions are $7 \mathrm{~W}, 50 \mathrm{~V}$ and 150 mA .

Figure 4.7 shows the changing of the switching frequency over the positive half cycle of the AC line voltage for PFCs. The solid curves illustrate the switching frequencies of the proposed PFC and the dashed curves illustrate the switching frequencies of the conventional PFC with a 7 W output power but with two different voltage/current conditions. Figure 4.7a shows the switching frequencies when


Figure 4.7: Switching frequency over the positive half cycle of the line voltage, for low and high line voltage and for two different load voltages and constant load $P_{\mathrm{o}}=7 \mathrm{~W}$. The dashed curves represent the conventional buck and the solid curves represent the proposed converter.
$V_{\mathrm{o}}=20 \mathrm{~V}$ and $i_{\mathrm{o}}=350 \mathrm{~mA}$ and Figure 4.7 b shows the switching frequencies when $V_{\mathrm{o}}=50 \mathrm{~V}$ and $i_{\mathrm{o}}=150 \mathrm{~mA}$.

### 4.3.2 Power Factor and Harmonics Analysis

The power factor is given by:

$$
\begin{equation*}
\lambda=\frac{P_{\mathrm{in}}}{V_{\mathrm{ac}-\mathrm{rms}} I_{\mathrm{ac}-\mathrm{rms}}} \tag{4.10}
\end{equation*}
$$

and $I_{\text {ac-rms }}$ is the RMS value of the AC line current which is obtained as follows:

$$
\begin{equation*}
I_{\mathrm{ac}-\mathrm{rms}}=\sqrt{\frac{1}{\pi} \int_{0}^{\pi}\left(\overline{\mathrm{a}_{\mathrm{ac}}}(\theta)\right)^{2} d \theta} \tag{4.11}
\end{equation*}
$$

Then, the Total Harmonics Distortion (THD) is estimated by:

$$
\begin{equation*}
T H D=\sqrt{\left(\frac{\cos (\phi)}{\lambda}\right)^{2}-1} \tag{4.12}
\end{equation*}
$$

where $\phi$ is the phase shift caused by the input filter and which is assumed to be zero, so that increasing the phase shift between the AC line voltage and current decreases the PF. The zero phase shift can be achieved by the proper selection of the input filter's parameters; $\lambda$ is the power factor computed by (4.10).


Figure 4.8: Single-sided amplitude spectrum for two different load voltages and constant load $P_{\mathrm{o}}=7 \mathrm{~W}$ relative to fundamental FFT value.

The Fast Fourier Transform (FFT) analysis has been applied to the AC line current of conventional PFC (red curves), proposed PFC (green curves) together with standard IEC61000-3-2 limits (blue curves), as shown in Figure 4.8, for low and high AC line voltages. The normalized harmonics (relative to fundamental) of the line current changes with changing the load conditions. Adjusting the load voltage changes the on time value, thus affecting the average AC line current, as shown in Figure 4.5. The line current of the proposed PFC shows lower harmonics contents than that of a conventional one when the load voltage is 50 V , as shown in Figure 4.8b.

The computed power factor and total harmonic distortion for both the conventional buck PFC (Figure 4.1a) and proposed hybrid PFC (Figure 4.2) are shown in Figure 4.9a and Figure 4.9b. The power factor of the hybrid PFC is higher than the conventional buck PFC over the AC line voltage. Moreover, the power factor of the hybrid PFC is higher than that of the conventional buck PFC at low AC


Figure 4.9: Comparison between the topologies: a. PF, b. THD.
line voltage and for two load voltages. As a result of improving the power factor, the THD of the hybrid PFC is lower than the THD of the conventional buck PFC, and it is reduced compared to the conventional buck PFC at low AC line voltage.

### 4.4 PFC Loss Analysis

The loss components of the conventional and proposed PFC converters are broken down. The losses are identified as follows: Conduction losses, switching losses, gate losses, copper losses of the output inductor and core losses of the output inductor. The loss computations are based on the constant load of $7 \mathrm{~W}, 20 \mathrm{~V}$ and 350 mA . Because of the symmetry between the positive and negative half cycles of the AC line voltage, the following analysis has been done for one half of the line frequency and the results are doubled for losses throughout the fundamental period.

### 4.4.1 Conduction Losses

The conduction losses per switching cycle in the proposed converter are divided as follows:

1. The conduction losses in the diode $D_{\mathrm{p}}$ is given by:

$$
E_{\mathrm{cond}-\mathrm{Dp}}= \begin{cases}\left(V_{\mathrm{fd}} I_{\mathrm{L} 2-\mathrm{av}}+R_{\mathrm{fd}} I_{\mathrm{L} 2-\mathrm{rms}}^{2}\right) T_{\mathrm{on}} & \theta_{0}<\theta<\pi-\theta_{0}  \tag{4.13}\\ \left(V_{\mathrm{fd}} I_{\mathrm{L} 1-\mathrm{av}}+R_{\mathrm{fd}} I_{1-\mathrm{rms}}^{2}\right) k T_{\mathrm{on}} & \text { otherwise }\end{cases}
$$

where $V_{\mathrm{fd}}$ is the forward voltage of the diode at zero current, $R_{\mathrm{fd}}$ is the differential resistance of the diode, $I_{\mathrm{L} 1-\mathrm{av}}$ and $I_{\mathrm{L} 2 \text {-av }}$ are the average inductor current and $I_{\mathrm{L} 1 \text {-rms }}$ and $I_{\mathrm{L} 2-\mathrm{rms}}$ are the RMS values of the inductor currents, depending on the mode of operation. It should be noted that the conduction energy of the conventional buck PFC is twice the amount of the first case of the energy computed by (4.13), because it has two diodes, both of which conduct ( $D_{\mathrm{p} 1}$ and $D_{\mathrm{p} 2}$, see Figure 4.1a) during the on time of the operating switch.
2. The conduction losses in the controlled switches: The conduction energy loss can be estimated as presented in Section 2.2.1. But it should be noticed that the proposed inverter has different modes of operations. Thus, the operating switch and synchronous switch must be defined. For the positive half cycle of the AC line voltage:

- The switches $Q_{\mathrm{Ap}}$ and $Q_{\mathrm{Bp}}$ are acting as operating switches, depending on the mode of operation; Thus, the conduction loss energy of those switches is estimated by (2.1), where $T_{\text {on }}$ is computed by (4.6) and $i_{\text {o-n }}$ is replaced by the inductor current $I_{\mathrm{L} 1 \text {-av }}$ and $I_{\mathrm{L} 2 \text {-av }}$.
- The switch $Q_{\mathrm{op}}$ acts as a synchronous switch in all modes of operation within the positive half of line voltage. Thus, the conduction loss energy is estimated by (2.7), where $T_{\text {off }}$ is computed by (4.7) and $i_{o-n}$ is replaced by the inductor current $I_{\mathrm{L} 1-\mathrm{av}}$ and $I_{\mathrm{L} 2-\mathrm{av}}$.
- The switches $Q_{\mathrm{An}}$ and $Q_{\mathrm{Bn}}$ are operated at the line frequency. The conduction loss energy is estimated by (2.1) with $T_{\text {on }}=T_{\text {mod }}$.

The conduction loss power is computed by:

$$
\begin{align*}
P_{\text {cond-t }}=2 f_{\text {mod }} \int_{0}^{0.5 T_{\mathrm{mod}}}\left(E_{\mathrm{cond}-\mathrm{Dp}}+E_{\mathrm{Q}-\mathrm{Ap}}\right. & +E_{\mathrm{Q}-\mathrm{Bp}}+E_{\mathrm{Q}-\mathrm{op}}+  \tag{4.14}\\
& \left.+E_{\mathrm{Q}-\mathrm{An}}+E_{\mathrm{Q}-\mathrm{Bn}}\right) d t
\end{align*}
$$

### 4.4.2 Switching Losses

The proposed converter operates Critical Conduction Mode (CRM) with Constant On Time (COT). The procedure to compute the switching losses of the proposed converter is the same one used to compute the switching losses in hard switching cases. (More detail is presented and discussed in Section 2.2.2.) It should be noted that operating the proposed converter under CRM with COT eliminates the reverse recovery losses of the body diode of switch $Q_{\text {op }}$ zero current turn off. Thus, (2.15) is zero in this case. The switching power losses are given by:

$$
\begin{equation*}
P_{\mathrm{sw}-\mathrm{t}}=2 f_{\mathrm{mod}} \int_{0}^{0.5 T_{\mathrm{mod}}} E_{\mathrm{sw}-\mathrm{n}} d t \tag{4.15}
\end{equation*}
$$

where $E_{\text {sw-n }}$ is the total switching energy per switching cycle, and the components of this energy are shown in Table 4.2.

Table 4.2: Switching energy components.

| Component | equation | more detail see |
| :--- | :--- | :--- |
| Switching on energy during $t_{\text {fv-new-n }}$ | $E_{\text {onMv-n }}=\int_{0}^{t_{\text {fv-new-n }}} v_{\mathrm{ds}}(t) i_{\mathrm{p}-\mathrm{n}} d t$ | 2.18 |
| Switching on energy during $t_{\text {ri-new-n }}$ | $E_{\text {onMi-n }}=\frac{1}{2} v_{d s} i_{\mathrm{p}-\mathrm{n}} t_{\mathrm{ri} \text {-new-n }}$ | 2.19 |
| The energy drawn from the supply | $E_{\text {oss-n }}=Q_{\text {oss }}\left(v_{\mathrm{ds}}\right) v_{\mathrm{ds}}$ | 2.17 |
| to charging the output capacitance | $E_{\text {offM-n }}=\frac{\left(i_{\mathrm{p}-\mathrm{n}} t_{\mathrm{f}}\right)^{2}}{24 C_{\mathrm{t}}}$ |  |
| The energy off due to snubber capacitance |  |  |

$i_{\mathrm{p}-\mathrm{n}}$ is the inductor current and it is computed based on the mode of operation as presented in (4.2) and (4.1). $C_{\mathrm{t}}$ is the sum of the non-linear output capacitance of the switches in each mode and the parasitic capacitance of $L_{\mathrm{o}}$ and the measuring device if presented.

### 4.4.3 Gate Drive Losses

The gate drive loss component is shown in Table 4.3.
Table 4.3: Gate drive power loss components - positive half cycle of AC line voltage.

| Switch | Power loss |  |
| :--- | :--- | :--- |
| $Q_{\mathrm{Ap}}$ | $P_{\mathrm{Ap}}=2 f_{\text {mod }} \int_{0}^{t_{1}} E_{\mathrm{g}-\mathrm{S}} d t$ | $t_{1}$ is the duration of $1^{s t}$ buck-boost mode |
| $Q_{\mathrm{op}}$ | $P_{\mathrm{op}}=f_{\text {mod }} \int_{0}^{0.5 T_{\text {mod }}} E_{\mathrm{g}-\mathrm{S}} d t$ |  |
| $Q_{\mathrm{Bp}}$ | $P_{\mathrm{Bp}}=f_{\text {mod }} \int_{0}^{t_{2}} E_{\mathrm{g}-\mathrm{S}} d t$ | $t_{2}$ is the duration of buck mode |
| $Q_{\mathrm{Bn}}$ | $P_{\mathrm{Bn}}=E_{\mathrm{g}-\mathrm{S}} f_{\text {mod }}$ |  |

where $E_{\mathrm{g}-\mathrm{S}}$ is the gate drive energy loss which is computed by (2.32). Then, the total gate drive loss is given by:

$$
\begin{equation*}
P_{\mathrm{g}-\mathrm{t}}=2\left(P_{\mathrm{Ap}}+P_{\mathrm{op}}+P_{\mathrm{Bp}}+P_{\mathrm{Bn}}\right) \tag{4.16}
\end{equation*}
$$

### 4.4.4 Total Losses

The total loss in the proposed converter is given by:

$$
\begin{equation*}
P_{\mathrm{t}}=P_{\text {cond-t }}+P_{\mathrm{sw}-\mathrm{t}}+P_{\mathrm{g}-\mathrm{t}} \tag{4.17}
\end{equation*}
$$

Figure 4.10 compares the computed loss components of both topologies: the first one is the conventional PFC Figures 4.1a (all dashed curves). The second,one is the proposed PFC Figures 4.2 (all solid curves). Two different load voltage/current conditions have been applied for this comparison.

Both Figures 4.10a and 4.10b show that the proposed PFC has lower total losses than the conventional PFC. The on time of the proposed PFC is lower than the conventional PFC, hence, the conduction loss of the switches in the proposed PFC is lower than the same losses in the conventional PFC (red curves). Additionally, the conduction loss in the DBR of the conventional PFC is higher
than the same losses in the proposed PFC (the number of diodes are reduced in the proposed PFC), as depicted in the blue curves.


Figure 4.10: Comparison between loss components. Dashed curves represent the loss components of conventional buck PFC and the solid curves represent the loss components of proposed PFC. All computations based on constant output power of 7 W for two different load voltages.

The switching losses of the conventional PFC are higher than the proposed PFC. As the on time of the proposed PFC is lower, this reduces the peak inductor current of the proposed PFC, thus, reducing the switching losses (green curves). Finally, the gate losses of the proposed PFC are slightly higher than the conventional PFC (cyan curves).

### 4.5 Control Requirements

### 4.5.1 Control of the Conventional Buck PFC

The converter shown in Figure 4.1a is controlled as illustrated in Figure 4.11. The voltage divider, containing $R_{3}$ and $R_{4}$, detects the output voltage. The feedback is connected to an inverting error amplifier with reference voltage $V_{\text {ref }}$. The feedback of the error amplifier contains $R_{\mathrm{fb}}$ and $C_{\mathrm{fb}}$. The output of the error amplifier is
compared with the saw-tooth voltage ( $V_{\text {ramp }}$ ) which defines the conduction time ( $T_{\text {on }}$ ) of the operating switch $Q_{1}$.


Figure 4.11: Control schematic for conventional buck PFC.

The inductor current is detected two times per switching cycle forcing the controller IC to generate the proper timing signals as follows:

- The on time $T_{\text {on }}$ is generated by an IC controller. A resistance is connected between IC's pin (which is named set pin) to ground to set the charging current of the capacitance. This capacitance is connected from the ramp pin to the ground. The inductor current reaches its peak value at the end of the conduction time of $Q_{1}$.
- During the conduction of the synchronous switch $Q_{2}$, the inductor current ramps down to zero. At the zero crossing instant $Q_{2}$ is gated off.

As illustrated in Figure 4.11, the inductor current is sensed by detecting the voltage to the ground across the sensing resistance $R_{\text {sens }}$ which is connected through the returning path of the inductor current. Then, the output signals of the previously mentioned process are connected to the gate driver to generate proper synchronized gating signals.

### 4.5.2 Control of the Proposed PFC

In addition to the previously mentioned control procedure in Section 4.5.1, one more aspect is needed to control the proposed converter. The switches $Q_{\text {An }}$ and $Q_{\mathrm{Bn}}$ are operated at the line voltage frequency (in the positive half cycle of the line voltage). Conversely, the switches $Q_{\mathrm{Ap}}$ and $Q_{\mathrm{Bp}}$ in the negative half cycle of the line voltage and at line voltage frequency. Thus, the boundary voltage $V_{\mathrm{b}}$ determines the instant of turning on/off of the anti-series switches within the path of the inductor current. Hence, a voltage divider is connected in parallel across the supply to sense the input voltage.

When the input voltage is lower than the boundary voltage, the switch $Q_{\mathrm{Bn}}$ is gated on. After the sensing input voltage exceeds the boundary voltage, the switch $Q_{\text {An }}$ is gated on until the input voltage decreases below the boundary voltage again forcing $Q_{\mathrm{Bn}}$ to turn on once more in this half cycle of the line voltage.

## Chapter 5

## Efficiency Enhancement

In this chapter, the options to enhance the efficiency of the previously presented topologies (HSI, ARCPI and PFC) are discussed and presented.

### 5.1 Efficiency Enhancement of HSI Topology

The suggestions to enhance the efficiency of HSI are discussed in this Section. Therefore, the different loss causes are studied in detail. Conduction losses are not avoidable because they are caused by the on state voltage of the power switch. To reduce the switching losses, the optimization of dead times (turn on dead time of the operating and synchronous switches in the single leg of the inverter) is discussed. Finally, the potential of a resonant gate drive to reduce the gate drive losses is investigated.

### 5.1.1 Conduction and Switching Losses

Table 5.1 shows the computed single leg conduction losses for the selected high blocking voltage and low blocking voltage MOSFETs [15, 56] and IGBT [19] (with an external diode as stated in the data sheet) at $10 \%$ of the maximum load power. The IGBT has higher conduction losses compared to the MOSFETs. Moreover, the low blocking voltage MOSFET has higher conduction loss compared with the high blocking voltage MOSFET, because the conduction losses have been
computed at two different load currents as shown in Table 5.1. The conduction losses are independent of DC link voltage as discussed in Section 2.2.


Figure 5.1: Single leg computed switching losses of some selected switches. Where HV MOSFET is [15], LV MOSFET is [56] and HV IGBT is [19] with external diode at $10 \%$ of maximum power.

Table 5.1: Computed conduction losses for different switches, single leg of the inverter.

| Switch | Conduction losses in mW | Load current in mA-peak |
| :--- | :--- | :--- |
| HV MOSFET [15] | 22.31 | 150 |
| LV MOSFET [56] | 43.42 | 300 |
| HV IGBT [19] | 89.6 | 150 |

Figure 5.1 shows the computed single phase switching losses, mainly depending on the switch's input and output capacitances and the load current. The switching losses of the MOSFET are higher than those of the IGBT over the full DC link voltage range. This is because the output capacitances of the selected MOSFETs ([15][56]) are higher than those of the selected IGBT [19] which can be seen in the data sheets. Also, the HV MOSFET [15] has lower switching losses than the LV MOSFET [56], because HV MOSFET has lower output capacitance. Moreover,
the load current in the HV MOSFET prototype is half of the load current of the LV MOSFET prototype.

The inverter in this study is used to drive an extremely light load. The load current is very low; hence, the MOSFETs have lower conduction losses than the IGBTs. The switching frequency is set to $(20 \mathrm{kHz})$. However, the switching losses of the IGBTs are lower than the MOSFETs.

### 5.1.2 Dead Time Optimization

With HSIs, dead time optimization is of the utmost importance. Dead time (or interlock time) denotes the duration of the time interval in which both switches in the single leg of the inverter are off. Non-optimized dead times affect the switching behavior of the semiconductor device; and thus the efficiency of the inverter. Increasing dead times also causes disturbances in the waveforms, hence increasing the Total Harmonic Distortion (THD) [57, 58].

This subsection discusses the effect of dead dime adjustments and optimizations for efficiency improvement. The following discussion is based on the assumption of positive load current (i.e., current flows out of the inverter phase leg into the load). Thus, the upper switch $S_{1}$ is referred to also as the operating switch and the lower switch $S_{2}$ is termed the synchronous switch. Conversely for negative load current the switches $S_{2}$ and $S_{1}$ are termed the operating and synchronous switches, respectively.

## Turn on Dead Time of the Operating Switch

The operating switch $S_{1}$ is in the off state (its body diode and channel block the DC link voltage) while the synchronous switch $S_{2}$ conducts the load current in the reverse direction with its channel gated on. Once the gate source voltage of $S_{2}$ has fallen below the threshold voltage $V_{\text {th2 }}$, the current starts flowing in the lower body diode and the reverse recovery charge $\left(Q_{\mathrm{rr}}\right)$ starts to accumulate. The
reverse recovery charge keeps accumulating until the gate source voltage of $S_{1}$ is equal to a value above the threshold. At this point, the current in its channel equals the load current and the lower body diode current reverses the polarity, extracting the previously built up reverse recovery charge. After extracting a sufficient amount of reverse recovery charge, the lower MOSFET's body diode regains its blocking capability and the drain to source the voltage of the upper switch starts decreasing.

The effect of changing turn on dead time on the switching transition of the inverter can be summarized as follows, [57-59]:

- Normally, the turn on dead time of both switches is set by half bridge drivers. This delay prevents any cross conduction in the single phase leg, ensuring the two switches conducting alternatively.
- Too long of a delay increases the body diode conduction losses and causes more accumulated reverse charge.
- To avoid both the cross conduction and accumulation of the reverse recovery charge, the operating switch $S_{1}$ should be turned on as soon as the synchronous switch $S_{2}$ is turned off. In other words, the ideal delay time is found when both gate to source voltages reach their threshold voltages at the same time.

Figure 5.2 shows the measured gate source voltages of both switches of the LV MOSFET prototype. Further discussion is given in Section 6.1.2. Figure 5.2 also shows the drain currents of both switches at the turning on of the operating switch. The arrow in the figure indicates the optimum switching point, i.e., the optimum instant to turn on the operating switch (upper switch).


Figure 5.2: Measured optimum instant for turning on of the operating switch $S_{1}$, $V_{\mathrm{gs}, S 1}$ is the $S_{1}$ gate source voltage scaled by $1 / 10$ and $V_{\mathrm{gs}, S 2}$ is the $S_{2}$ gate source voltage scaled by $1 / 10$, and the drain currents of the two switches, as illustrated in Figure 2.1, LV MOSFET prototype.

The switching on and off energies of both MOSFETs after adjusting the turn on dead time can be computed by:

$$
\begin{align*}
& E_{\text {onM-n }}=E_{\text {onMi-n }}+E_{\text {onMv-n }}+E_{\text {oss-n }}+E_{\text {add }}  \tag{5.1}\\
& E_{\text {offM-n }}=E_{\text {offMi-n }}+E_{\text {offMv-n }}+E_{\text {oss-n }} \tag{5.2}
\end{align*}
$$

where $E_{\text {add }}$ is the energy lost due to the parasitic capacitance of the load (i.e., winding capacitance of the machine and instrument input capacitance, if present).

## Turn on Dead Time of the Synchronous Switch

While turning on the synchronous switch transition, it is important to set a longer turn on dead time of the synchronous switch to allow for the load current to charge the output capacitance of $S_{1}$ and to discharge the output capacitance of $S_{2}$, i.e., avoiding charging/discharging these capacitances through the channels.

Before turning on the synchronous switch, the positive load current is conducted by the operating switch channel while the synchronous switch is off. The
upper MOSFET output capacitance is discharged, whereas the lower MOSFET output capacitance is charged to $V_{\mathrm{dc}}$. After turning off the operating switch, the output current starts charging and discharging the upper and lower MOSFET output capacitances, respectively. The voltage rise time at the point of turning off the operating switch can be approximated by:

$$
\begin{equation*}
t_{\mathrm{r}-\mathrm{v}}=\frac{V_{\mathrm{dc}} C_{\mathrm{load}}+2 Q_{\mathrm{oss}}\left(V_{\mathrm{dc}}\right)}{i_{\mathrm{o}}} \tag{5.3}
\end{equation*}
$$

where $Q_{\text {oss }}$ is the non-constant output charge of the switch. $C_{\text {load }}$ is the constant parasitic capacitance of the load. This capacitance has been measured by applying two pulse tests to the single inverter leg. $i_{\mathrm{o}}$ is the load current.


Figure 5.3: Measured optimum instant for turning on the synchronous switch $S_{2}$, $V_{\mathrm{gs}, \mathrm{S} 2}$ is the $S_{2}$ gate source voltage, scaled by $1 / 10 . V_{\mathrm{gs}, \mathrm{S} 1}$ and,$V_{\mathrm{ds}, \mathrm{S} 1}$ are the $S_{1}$ gate source voltage and drain source voltage, scaled by $1 / 10$ and $1 / 100$, respectively, $I_{\mathrm{d}, \mathrm{S} 1}$ denotes the drain current of $S_{1}$, as illustrated in Figure 2.1, LV MOSFET prototype.

Figure 5.3 shows the gate source voltages of both switches of the LV MOSFET prototype as well as the drain source voltage and the drain current of the operating switch $S_{1}$ at turn on of the synchronous switch $S_{2}$. Further discussion is given in Section 6.1.4. As can be seen from the waveforms depicted, the turn on dead time for the given operating point needs to be set to 85 ns .

According to the aforementioned discussion, adjusting the operating switch turn on dead time can reduce the amount of reverse recovery charge seen in the switch current; thus, improving the phase leg efficiency. Adjusting the turn on delay time of the synchronous switch results in avoiding the dissipation of energy stored in the output capacitance, within the channel as well as conduction of the body diode, thus, improving the efficiency of the single leg of the inverter.

The switching energy of the single leg of the inverter after adjusting the turn on dead time of the synchronous switch, the energy components of (2.20) and (2.28), respectively, can be computed by:

$$
\begin{align*}
& E_{\text {onM-n }}=E_{\text {onMi-n }}+E_{\text {onMv-n }}+E_{\text {onrr-n }}+E_{\text {oss-n }}+E_{\text {add }}  \tag{5.4}\\
& E_{\text {offM-n }}=\frac{\left(i_{\text {onn }} t_{\text {finew-n }}\right)^{2}}{24\left(C_{\text {oss }}\left(v_{\text {ds1 } 1}\right)+C_{\text {oss }}\left(v_{\mathrm{ds} 2}\right)+C_{\text {load }}\right)} \tag{5.5}
\end{align*}
$$

## Optimizing Turn on Dead Times of both Switches

As discussed above, optimizing the turn on dead time of the operating switch can avoid part of the reverse recovery charge. Optimizing turn on dead time of the synchronous switch avoids dissipating the energy stored in the output capacitance within the switch's channels.

Optimizing both turn on dead times of the operating and synchronous switches simultaneously does the aforementioned loss reductions. Hence, the energy lost in the single leg of the inverter, when turn on dead times for both switches in the single leg of the inverter which are optimized, can be estimated by:

$$
\begin{align*}
& E_{\text {onM-n }}=E_{\text {onMi-n }}+E_{\text {onMv-n }}+E_{\text {oss-n }}+E_{\text {add }}  \tag{5.6}\\
& E_{\text {offM-n }}=\frac{\left(i_{\text {on-n }} t_{\text {fi-new-n }}\right)^{2}}{24\left(C_{\text {oss }}\left(v_{\mathrm{ds} 1}\right)+C_{\text {oss }}\left(v_{\mathrm{ds} 2}\right)+C_{\text {load }}\right)} \tag{5.7}
\end{align*}
$$

### 5.1.3 Gate Drive Losses

The computed gate drive losses for the single leg of the inverter are summarized in Table 5.2 (the computed gate drive losses for two switches). This loss component has a considerable high influence on the overall efficiency in the case of applications with high switching frequencies and extremely light load ranges, especially at low DC link voltages. Therefore, a Resonant Gate Drive (RGD) circuit is introduced.

Table 5.2: Computed gate drive losses, single leg of the inverter at 20 kHz .

| Switch | Gate drive losses in mW |
| :--- | :--- |
| HV MOSFET [15] | 11.6 |
| LV MOSFET [56] | 2.6 |
| HV IGBT [19] | 54.3 |

As shown in Table 5.2, the gate drive loss of the LV MOSFET is the lowest because the lowest total gate charge.

### 5.1.4 The Resonant Gate Drive (RGD)

Many RGD typologies have been introduced and discussed. Most of these works focused on applications with switching frequencies between 500 kHz and 1.5 MHz (e.g., [60-66]). In this study, the RGD circuit which was proposed in [66] has been


Figure 5.4: RGD circuit as proposed in [66] (left), switching pattern (right).
employed to reduce the gate drive losses (Figure 5.4 (left)). It is important to select the most suitable switches for the RGD circuit. To select the best fitting
switch for the driving circuit, the same procedure as specified in [66] has been followed. In the RGD, the losses are mainly conduction and gate drive losses, where the switching losses are not considered because the RGD is a soft switching topology operating at nearly zero switching losses.


Figure 5.5: The RGD prototype.


Figure 5.6: Measured turn on waveforms of main MOSFET, $S_{2}$ using the RGD.

To select the inductor $\left(L_{\mathrm{r}}\right)$, the following should be considered: Firstly, it should have low DC internal resistance to reduce the resistive losses in the circuit. Secondly, the current rate in the inductor $\left(\frac{d i}{d t}\right)$ should be lower than that of the selected RGD's MOSFETs, ensuring low switching losses. Thirdly, the peak current capability of the inductor must be higher than the charging/discharging current of the main gate $\operatorname{MOSFET}$ ((2.12) and (2.24), respectively).

As proposed from the topology, the inductor current ramps down to zero as soon as $Q_{2}$ and $Q_{4}$ are turned off ( $Q_{2}$ is turned off first then $Q_{4}$ is turned on). But, as shown in Figure 5.6, the inductor current (black curve) decreases below zero. This is due to the output capacitance of the selected driving MOSFET of the RGD (the driving MOSFET is Si3588DV [67]). Then, the inductor current approaches zero while circulating through Q1 and the body diode of Q2. Figure 5.6 shows the measured gate source voltage of the main switch (green curve, scaled by $1 / 25$ ), and the supply current ( $I_{\mathrm{cc}}$, red curve). The negative supply current results in recovery of energy stored in the inductor.

### 5.2 Efficiency Enhancement of ARCPI Topology

To improve the overall efficiency of the ARCPI, the contributions of each loss component is investigated separately as follows:

### 5.2.1 Option 1: New Control Sequence

The switching losses of the auxiliary switches are a combination of the following:

- Discharging of the non-linear output capacitance of these switches at turn on of the auxiliary switches.
- The energy stored in the inductor at turn off of the auxiliary switch (due to the reverse recovery current (3.44) and the energy computed by (3.41)).
- The energy stored in the non-linear output capacitance of the auxiliary switches (at turn off) (See (3.48); this energy is dissipated in the channel of $A_{2}$ at the beginning of mode 7).

Actually, in a conventional control sequence of an ARCPI, the auxiliary switches are turned on and off at different times per switching cycle (i.e., $A_{1}$ during the positive inductor current and $A_{2}$ during the negative indcutor current). However, in this research, the auxiliary switches are turned on simultaneously. The turn off sequence of the auxiliary switches is optimized as follows:

The reverse conducting auxiliary switch ( $A_{2}$ in sequence 4 ) is turned off just before the zero crossing of the resonant inductor current, thus reducing the reverse recovery current and the associated losses (this discussion is valid for MOSFETs. Further reduction of the reverse recovery charge can be achieved by reducing the boost current). The second auxiliary switch is turned off after the zero crossing, allowing for the oscillation to decay smoothly. Furthermore, the body diode of the auxiliary MOSFET will conduct together with the channel (As long as $i_{\mathrm{o}-\mathrm{n}} R_{\mathrm{on}}<$ $V_{\mathrm{f}}$, both the body diode and the channel of the MOSFET will be conducted at
the same time if the channel is gated on). Thus, this parallel connection reduces the conduction losses in the commutation circuit.

### 5.2.2 Option 2: Skipping one of the Auxiliary Pulses

Throughout this approach, a positive load current direction is assumed, as shown in Figure 3.1. During sequences 1 and 2, the inductor $L$ is energized. This energy is subsequently transferred to the total capacitance $C_{3 \mathrm{t}}$ during the resonance mode 3. Thus, the upper main switch $M_{1}$ is softly turned on.

Conversely, $M_{1}$ can be turned off softly by optimizing the turn on dead time of the lower main switch $M_{2}$. This dead time allows the load current to charge the non-linear output capacitance of $M_{1}$ and discharge the non-linear capacitance of $M_{2}$. This enables an avoidance of charging/discharging these capacitances through the channels (see 5.1.2). The use of this option is limited by the load current value. To ensure ZVS in case of this extremely light load, the current limit should be greater than $2 \%$ of $i_{\text {o-peak }}$ which is estimated by (5.8). (For the variables' definitions, refer to Table 3.2.)

$$
\begin{equation*}
i_{\mathrm{o}-\mathrm{min}}=\frac{V_{\mathrm{dc}} C_{\mathrm{load}}+2 Q_{\mathrm{oss}}\left(V_{\mathrm{dc}}\right)}{t_{\mathrm{r}-\mathrm{v}-\mathrm{max}}} \tag{5.8}
\end{equation*}
$$

As a result of this optimization, it is possible to omit the sequences from (7-9) (while $A_{1}$ and $A_{2}$ remain switched off), and conversely for negative load current (flowing into the ARCP). Figure 3.2d illustrates the previous description and Figure 3.2 e shows the load voltage and inductor current when applying this option.

Operating the ARCP (single leg of ARCPI) based upon this assumption causes an imbalance in the charge which is drawn from the DC capacitances $C_{\mathrm{dc}}$, node Mid in Figure 3.1 (more charge is drawn from the bottom DC capacitor and is returned to the top one for a positive inductor current). This charge is canceled
out during the negative output current cycle. In three phase systems, balancing the charge partly takes place between the single legs as well.

### 5.2.3 Option 3: Adjusting the Boost Current

The boost current is modified by adjusting the instant of turning off the main switch $M_{2}$, i.e., the duration of $t_{1}+t_{2}$ as shown in Figure 3.2c. Thus far, this duration has been assumed to be constant during the fundamental period, as presented in, e.g., [20, 21, 23]. The third option proposes changing the boost current sinusoidally according to the load current so as to reduce the commutation circuit losses by properly adjusting the duration of $t_{1}+t_{2}$. However, the boost current to load current ratio is not constant: Around the zero crossing of the load current, the boost current must be set to some minimum so as to provide enough energy to energize the resonant inductor, and thereby enable full soft turn on of $M_{1}$.


Figure 5.7: The commutation circuit losses when adjusting the boost current (ARCPI-3). The legend (top-bottom): conventional switching with $I_{\mathrm{b}-\mathrm{n}}=$ $3.5 i_{\text {opeak }}$, proposed switching with $I_{\mathrm{b} \text {-n }}=3.5 i_{\text {o-peak }}$, conventional switching with $I_{\mathrm{b}-\mathrm{n}}=3.5 i_{\mathrm{o}-\mathrm{n}}$, proposed switching with $I_{\mathrm{b}-\mathrm{n}}=3.5 i_{\mathrm{o}-\mathrm{n}}$ for proposed switching with $I_{\mathrm{b}-\mathrm{n}}=3.5 i_{\mathrm{on}}$ plus skipping one of the auxiliary pulses per switching cycle.

Figure 5.7 compares the commutation circuit losses for two cases: First, the boost current is assumed to be constant within one fundamental period ( $I_{\mathrm{b}-\mathrm{n}}=$
$3.5 i_{\text {opeak }}$, dashed curves). Second, the boost current is adjusted according to the sinusoidal load current ( $I_{\mathrm{b}-\mathrm{n}}=3.5 i_{\mathrm{o}-\mathrm{n}}$, and $i_{\mathrm{o}-\mathrm{n}}=i_{\mathrm{o} \text {-peak }} \sin \left(2 \pi f_{\text {line }} t n\right)$, solid curves). Additionally, Figure 5.7 shows the commutation circuit losses in both cases: conventional switching sequence (black curves), proposed switching sequence (blue curves) and the red curve shows the commutation loss when applying options $1-3$ together. It should be noted that the commutation circuit losses are reduced when operating them under the proposed switching sequence.

### 5.2.4 Option 4: The RGD

As gate drive losses have a significant impact on the total losses in case of light loads, the resonant gate drive circuits have been introduced to reduce the gate drive losses. More details are presented in Section 5.1.4. Table 5.3 summarizes the gate drive losses for the cases of a homogeneous and a hybrid ARCP.

Table 5.3: Computed gate drive losses for ARCP, at 20 kHz .

| Main Switches | Auxiliary Switches | Gate drive losses in mW |
| :---: | :---: | :---: |
| MOSFET A [15] | MOSFET A [15] | 27.18 |
| MOSFET A [15] | IGBT C[19] | 67.86 |

### 5.3 Efficiency Enhancement of PFC Topology

In addition to the proposed converter, this thesis presents a method to improve both the efficiency and the performance of the conventional buck PFC or even the proposed converter.

### 5.3.1 An Improved Critical Conduction Mode with Constant On Time

According to [55], the operating switch $Q_{1}$ is only turned on under ZVS as soon as the input voltage is less than double the output voltage. In order to achieve ZVS turn on of $Q_{1}$ within the line frequency, this thesis suggests the following:

The synchronous switch $Q_{2}$ keeps conducting after the inductor current crosses zero. This allows the inductor current to decrease to a boost value and store some energy in the inductor. Thus, when $Q_{2}$ is gated off, resonance between the output inductor $L_{\mathrm{o}}$ and the non-linear output capacitances of both switches takes place and transfers the energy between these passive components. As a result, $Q_{1}$ can be turned on at Zero Voltage Switching (ZVS).

The boost current can be estimated analytically by estimating the sufficient energy to be stored in the inductor for resonance. Thus, it is given by:

$$
\begin{equation*}
E_{\mathrm{Lo}-\mathrm{stored}}=\int_{0}^{V_{\mathrm{over}}} v C_{\mathrm{oss}}(v) d v-\int_{0}^{2 V_{\mathrm{o}}} v C_{\mathrm{oss}-\mathrm{t}}(v) d v \tag{5.9}
\end{equation*}
$$

where $V_{\text {over }}=\sqrt{2} V_{\mathrm{ac}} \sin \left(2 \pi f_{\bmod } t\right)>2 V_{\mathrm{o}}, C_{\text {oss-t }}$ is the total non-linear output capacitance $\left(C_{\text {oss-t }}=C_{\text {oss1 }}\left(V_{\mathrm{ds} 1}\right)+C_{\mathrm{oss} 2}\left(V_{\mathrm{ds} 2}\right)\right)$. The energy stored in the inductor is given by:

$$
\begin{equation*}
E_{\mathrm{Lo-stored}}=\frac{1}{2} L_{\mathrm{o}} I_{\text {boost }}^{2} \tag{5.10}
\end{equation*}
$$

solving for $I_{\text {boost }}$ yields:

$$
\begin{equation*}
I_{\text {boost }}=\sqrt{\frac{2 E_{\mathrm{Lo-stored}}}{L_{\mathrm{o}}}} \tag{5.11}
\end{equation*}
$$

The synchronous rectification switch $\left(Q_{2}\right)$ conducts for a longer time after the zero crossing instant. This time is estimated by:

$$
\begin{equation*}
t_{\text {delay-on }}=L_{\mathrm{o}} \frac{I_{\text {boost }}}{V_{\mathrm{o}}} \tag{5.12}
\end{equation*}
$$

As shown in Figure 5.8, the inductor current decreases to the boost value as long as $Q_{2}$ conducts (the green curve). At the boost value, $Q_{2}$ is gated off and the resonance starts. The drain source voltage of $Q_{1}$ decreases during this period. Figure 5.8 b shows the inductor current within the resonant period. The boost current is not high enough to turn on $Q_{1}$ under ZVS, but increasing the boost current (absolute value) leads to turning on $Q_{1}$ under ZVS, as shown in Figure 5.8a.

The switching energy $E_{\text {sw-n }}$ in (4.15) should be recomputed according to these resonant circumstances. Thus, the energies are computed by (2.18), (2.19), (2.15) and (2.16) are zeros. The non-linear capacitance $C_{\text {oss }}$ plus the parasitic capacitance of $L_{\mathrm{o}}$ act as a snubber at turn off of the switch $Q_{2}$. The switching energy is given by:

$$
\begin{equation*}
E_{\mathrm{sw}-\mathrm{n}}=\frac{\left(I_{\mathrm{Lo}} t_{\mathrm{f}}\right)^{2}}{24\left(C_{\mathrm{oss}}\left(v_{\mathrm{ds} 1}\right)+C_{\mathrm{oss}}\left(v_{\mathrm{ds} 2}\right)+C_{\mathrm{load}}\right)} \tag{5.13}
\end{equation*}
$$

where $t_{\mathrm{f}}$ is the scaled current fall time and it is estimated by (2.23) and $I_{\mathrm{Lo}}$ is the inductor current. Then, the switching power loss is computed using (4.15).

As shown in Figure 5.9, the switching losses are significantly reduced when forcing both PFCs (conventional and proposed) to operate under resonance mode. The green curves represent the switching losses under resonance mode, whereas, the blue curves represent the switching losses in normal operation. All dashed curves are for the conventional buck PFC and the solid curves are for the proposed converter.


Figure 5.8: Resonant current and operating switch's drain source voltage during the resonant period.


Figure 5.9: Computed switching losses.

### 5.3.2 Adding Additional Signal to the Constant On Time

As shown in Figure 4.5, the AC average line current deviates from the standard sinusoidal shape. This deviation is related to the on time $\left(T_{\text {on }}\right.$, see (4.6)) is a constant within the fundamental cycle. In order to slightly change this constant

(a) An improved average AC current.

(b)

(b) An improved: a. PF, b. THD.

Figure 5.10: An improved average AC line current, an improved PFC and THD due to add additional signal to the constant on time.
on time, an additional signal has been added as follows:

$$
\begin{equation*}
T_{\text {on-new }}=T_{\text {on }}\left(1-K_{3} \sin \left(3 \omega_{\text {line }} t\right)-K_{5} \sin \left(5 \omega_{\text {line }} t\right)\right) \tag{5.14}
\end{equation*}
$$

where $K_{3}$ and $K_{5}$ are constants and equal 0.33 and 0.05 respectively. $\omega_{\text {line }}$ is the angular line frequency. $K_{3}$ and $K_{5}$ are selected in order to achieve sinusoidal AC average line current.



Figure 5.11: Single-sided amplitude spectrum of the AC line current relative to fundamental spectrum when adding additional signal to the constant on time, $V_{\mathrm{o}}=20 \mathrm{~V}$.

The effect of this additional harmonics components can be clearly seen in the AC line current waveform as shown in Figure 5.10a. However, adding those harmonics components to the constant $T_{\text {on }}$ causes the AC line current to be more sinusoidal compared to Figure 4.5a. Also adding those harmonics components improves the power factor of the proposed converter and thus the total harmonics distortion, as shown in Figure 5.10b. The improved power factor approaches $98 \%$ keeping the THD around $20 \%$ above the AC line voltage range compared with the curves shown in Figure 4.9a.

As shown in Figure 5.11, the third harmonic amplitudes of the proposed PFC are lower than the standard limits compared with the conventional buck PFC for both cases of line voltage. But the seventh and ninth harmonics of both PFCs are higher than the standard limits.

## Chapter 6

## Test Setup and Results Validation

### 6.1 Hard Switching Inverter

### 6.1.1 Test Circuit, Setup and Methods

Figure 6.1 shows the test circuit to measure the losses. The prototype circuit was built from a single leg of the inverter. To reduce the ripple current and achieve nearly DC load currrent, a resistance connected in series to a large inductor ( 10 mH ) was used. A variable DC-power supply provided the DC link voltage.

The voltage and current input channels of the power analyzer (N5000) [68] were connected to the input and the load of the single phase leg as indicated in Figure 2.1. As the DC input resistance of the power analyzer voltage channel is in the range of MegOhms, its influence on the power measurement may be neglected. However, the input capacitance must be considered when comparing the measured losses with the computed losses. A constant duty cycle Pulse Width Modulation was applied to the circuit to adjust the load current.

The losses were determined as follows:

- The total losses, e.g., the sum of switching and conduction losses, of the single phase leg equal the difference of the measured input and output power.
- The switching and conduction losses were separated by taking measurements at two different switching frequencies $\left(f_{\mathrm{s} 1}\right.$ and $\left.f_{\mathrm{s} 2}\right)$ and at constant load


Figure 6.1: Test setup showing the power analyzer channels connected to the input and output sides of the single leg of HSI.
current. As:

$$
\begin{equation*}
P_{\mathrm{tm}}\left(f_{\mathrm{s}}\right)=P_{\mathrm{condm}}+f_{\mathrm{s}} E_{\mathrm{swm}} \tag{6.1}
\end{equation*}
$$

where $P_{\mathrm{tm}}$ are the measured total losses (conduction plus switching losses), $P_{\text {condm }}$ are the measured conduction losses, $E_{\text {swm }}$ is the measured switching energy, which includes the energy lost due to the parasitic capacitance of both the load and the power analyzer channels [68] and the non-constant output capacitance of the two switches.

The measured switching and additional losses are calculated so that:

$$
\begin{equation*}
E_{\mathrm{swm}}=\frac{P_{\mathrm{tm} 2}-P_{\mathrm{tm} 1}}{f_{\mathrm{s} 2}-f_{\mathrm{s} 1}} \tag{6.2}
\end{equation*}
$$

(6.2) assumes the constant switching energy and constant conduction loss (both do not change with the switching frequency).

- The measured conduction losses can be calculated by:

$$
\begin{equation*}
P_{\mathrm{condm}}=P_{\mathrm{tm} 1}-f_{\mathrm{s} 1} \frac{P_{\mathrm{tm} 2}-P_{\mathrm{tm} 1}}{f_{\mathrm{s} 2}-f_{\mathrm{s} 1}} \tag{6.3}
\end{equation*}
$$

- The energy dissipated due to charging/discharging the gate capacitance is proportional to the switching frequency. This energy can be calculated similarly to the switching energy of the single leg of the inverter as given in (6.2). To estimate the power saved by the use of the RGD, the power consumption of the RGD circuit (Figure 5.4, $R_{\mathrm{gx}}$ shorted) is compared to the power consumption of the standard gate drive ( $L_{\mathrm{r}}$ removed) at one switching frequency, as summarized in Table 6.3. Thus, the difference between the power consumption of the two configurations represents the power saved by the use of the RGD.


### 6.1.2 Experimental Results: Hard Switching Inverter

## Single Leg Prototype - Low Voltage MOSFET

MOSFET type FDD6N25 [56] was selected for a load current of 300 mA , corresponding to the load current peak value at $7 \mathrm{~W}, 25 \mathrm{~V}$-peak.

Figure 6.2 shows the measured (dashed curve, using a standard half bridge driver) and computed (solid curve) losses over the range of DC link voltages up to 125 V . The losses were measured using a standard hard switching drive with external gate resistance $R_{\mathrm{gx}}$ ( $L_{\mathrm{r}}$ removed in Figure 5.4, dashed-dotted curve). Also, the RGD was connected to $S_{2}$ in Figure 2.1 and the losses were measured, again, in the case of the positive load current (dotted curve) and a negative load current (solid and dotted curve). For the RGD, the peak of the gate current has been adjusted to the value during the plateau interval at turn on according to (2.12) for positive and negative directions of the load current. Figure 6.2 shows how congruent the computed and measured losses are.

The turn on dead time optimization of both switches has been applied to the single leg of the inverter. The losses of the single leg of the inverter were computed in case of optimizing the turn on dead time of the synchronous switch only (Figure 6.3, solid curve) and compared to the measured losses (Figure 6.3, dashed curve).


Figure 6.2: Measured and calculated conduction and switching losses LV MOSFET [56], 300 mA DC load current. The peak of the gate current has been adjusted to the value during the plateau interval at turn on according to (2.12). The explanation of the legend is summarized in Table 6.1.

Table 6.1: Legend of Figure 6.2, $I_{\text {gon }}$ is computed by (2.12).

| Legend | Meaning |
| :--- | :--- |
| calc-n | Computed losses without optimizing dead times |
| mes-n | Measured losses using standard half bridge driver |
| mes-n-std. $R_{\mathrm{g}}$ | Measured losses using standard |
|  | hard switching drive ( $L_{\mathrm{r}}$ removed in Figure 5.4) |
| mes-n-RGD-ioptive | Measured losses using RGD and positive load current |
| mes-n-RGD-ioneg | Measured using RGD and negative load current. |

These curves are compared to the computed one without adjusting any dead time (blue curve in Figure 6.3). An excellent congruency has been achieved as seen in Figure 6.3.

Figure 6.4 shows the computed losses (solid curve) and the measured losses (dashed curve) in case of adjusting the turn on dead time of the operating switch only compared to the computed losses without adjusting any dead time (blue curve). Again a good congruency with the measured and the computed losses has been achieved in Figure 6.4.


Figure 6.3: Measured and calculated conduction and switching losses LV MOSFET [56], 300 mA DC load current. Adjusting only turn on dead time of the synchronous switch.


Figure 6.4: Measured and calculated conduction and switching losses LV MOSFET [56], 300 mA DC load current. Adjusting only turn on dead time of the operating switch.

Finally, Figure 6.5 compares the computed losses (solid curve) with the measured (dashed curve) when optimizing both turn on dead times for both switches. Also, it shows the measured losses when using the RGD for driving $S_{2}$ (positive load current) (dotted curve). The blue curve in this Figure shows the computed losses without optimizing any dead time. As shown in Figure 6.5, the measured
and the computed losses are congruent. Some deviation in the measured losses is due to the use of the RGD.


Figure 6.5: Measured and calculated conduction and switching losses LV MOSFET [56], 300 mA DC load current. Adjusting turn on dead times of both switches in the single leg of the inverter.

## Single Leg Prototype - High Voltage MOSFET

MOSFET type IRFR812PbF [15] was selected for the HV prototype. The results are discussed for a DC load current of 150 mA , (corresponding to the load current peak value at 7 W and 50 V -peak) over the range of DC link voltages up to 350 V .

Figure 6.6 shows the measured (mes-n) and the computed losses (calc-n). The measurements have been conducted for the single leg of the inverter using standard half bridge gate driver (mes-n) and using RGD labelled by (mes-n-RGD). For the RGD, the peak of the gate current has been adjusted to the value during the plateau interval at turn on according to (2.12) for positive and negative directions of the load current labelled by mes-n-RGD-Igcom and mes-n-RGD-Igcom-ioneg, respectively.

To investigate the effect of changing the switching speed of the MOSFET on the losses, the peak of the gate current was increased to twice the previous


Figure 6.6: Measured and calculated conduction and switching losses HV MOSFET [15], 150 mA DC load current. The explanation of the legend is summarized in Table 6.2.

Table 6.2: Legend of Figure 6.6, $I_{\text {gon }}$ is computed by (2.12).

| Legend | Meaning |
| :--- | :--- |
| calc-n | Computed losses without optimizing the dead times |
| mes-n | Measured losses standard half bridge driver |
| mes-n-RGD-Igcom | Measured losses with RGD $I_{\mathrm{Lr}}=I_{\text {gon }}, i_{o}$ positive |
| mes-n-RGD-Ighigh | Measured losses with RGD $I_{\mathrm{Lr}}=2 I_{\text {gon }}, i_{o}$ positive |
| mes-n-RGD-Igcom-ioneg | Measured losses with RGD $I_{\mathrm{Lr}}=I_{\mathrm{gon}}, i_{o}$ negative |
| mes-n-RGD-Ighigh-ioneg | Measured losses with RGD $I_{\mathrm{Lr}}=2 I_{\mathrm{gon}}, i_{o}$ negative |
| mes-n-RGD-Iglow-ioneg | Measured losses with RGD $I_{\mathrm{Lr}}=0.5 I_{\mathrm{gon}}, i_{o}$ negative |

value according to (2.12) (by changing the delay times of of the control circuit and changing the resonant inductor value of Figure 5.4) labelled by mes-n-RGDIghigh and mes-n-RGD-Ighigh-ioneg, for positive and negative direction of the load current, respectively. Then, the peak of the gate current was decreased to half of its computed value labelled by mes-n-RGD-Iglow. The losses have been measured and compared to the computed losses as shown in Figure 6.6. A good congruency of the computations with the measurements has been achieved when using standard gate drive. For other measurements, a good congruency has been
achieved up to 250 V , but for higher DC link voltage than 250 V the measurements deviate from the computed losses. This is due to some oscillations introduced by connecting the RGD.


Figure 6.7: Measured and calculated conduction and switching losses HV MOSFET [15], 150 mA DC load current, adjusting only turn on dead time of the synchronous switch.

Again, the turn on dead times optimization for both switches have been applied to the single leg of the inverter. The losses of the phase leg were computed in case of optimizing the turn on dead time of the synchronous switch only (Figure 6.7, solid curve) and compared to the measured losses (Figure 6.7, dashed curve). A good congruency of the measured losses with the measured and the computed losses has been achieved.

Figure 6.8 shows the computed losses (solid curve) and the measured losses (dashed curve) in case of adjusting turn on dead time of the operating switch only.

Finally, Figure 6.9 compares the measured losses (dashed green curve) with the computed (solid green curve) when optimizing turn on dead times for both switches in the single leg of the inverter. The figure also shows also the computed losses of the single leg of the inverter without adjusting any dead time (solid blue
curve). Again, a good congruence of the measured with the computed losses is shown in Figure 6.9.


Figure 6.8: Measured and calculated conduction and switching losses HV MOSFET [15], 150 mA DC load current, adjusting only turn on dead time of the operating switch.


Figure 6.9: Measured and calculated conduction and switching losses HV MOSFET [15], 150 mA DC load current, adjusting turn on dead times for both switches.

### 6.1.3 Gate Drive Loss Measurements: Hard Switching Inverter

Finally, the gate drive losses of the operating switch were measured in case of using the RGD and compared to the gate drive losses in case of a standard hard drive. Two arrangements are used to measure the power reduction due to the use of the RGD. The power consumption is measured in case of standard hard driving (remove the inductor $L_{\mathrm{r}}$ in Figure 5.4) at specific switching frequency. Then, another reading was taken in case of shorting out the external gate resistance $R_{\mathrm{gx}}$ in Figure 5.4 at the same switching frequency. The difference between the power consumption in each configuration represents the amount of the power saved using the RGD. The results are summarized in Table 6.6.

If the internal gate resistance increases, the energy recovery by using the RGD will be decreased. Thus, above a certain value of the internal gate resistance, more energy is drawn from the supply due to the use of the RGD than using a standard hard drive [66]. For this application, experimental results show increasing gate drive losses due to the high internal gate resistance of the selected MOSFET. The results are summarized in Table 6.3 (these measurements have been conducted for a single switch of the inverter's single leg and different peak values of current needed to charge the gate $\left(I_{\text {gon }}\right.$ in (2.12))) .

Table 6.3: Gate drive losses measured for HV MOSFET [15] - Single Switch at 20 kHz .

|  | Standard <br> hard switching <br> drive $\left(I_{\text {gon }}=185 \mathrm{~mA}\right)$ | RGD- <br> $L_{\mathrm{r}}$-peak <br> 50 mA | $L_{\mathrm{r}}$-peak <br> 200 mA |
| :---: | :---: | :---: | :---: |
| Losses in mW | 5.66 | 6.78 | 8.93 |

Due to the switch's internal gate resistance and the peak of the resonant current of the RGD to achieve comparable switching speed, the RGD does not reduce the gate drive losses, for this MOSFET, in this application.

The gate drive losses of the LV MOSFET [56] would not be reduced because according to its datasheet it has an even higher internal gate resistance than the HV MOSFET[15].

### 6.1.4 Discussion: Hard Switching Inverter

## Effect of the Load Capacitance "Parasitic Capacitance"

The efficiency of the designed three phase inverter was estimated at different DC link voltages by:

$$
\begin{equation*}
\eta=\frac{7}{7+3\left(P_{\text {cond }}+P_{\mathrm{sw}}+P_{\mathrm{gt}}\right)} 100 \% \tag{6.4}
\end{equation*}
$$

where 7 W is the output power of the invertert ( $10 \%$ of the rated power), $P_{\text {cond }}$ is referred to the single leg of the inverter conduction losses, $P_{\mathrm{sw}}$ is referred to the single leg of the inverter switching losses and $P_{\mathrm{gt}}$ is referred to the single leg of the inverter gate drive losses as discussed in Section 2.2. The sum of these losses is multiplied by 3 to estimate the total losses of the three legs of three phase inverter. These computations are based on the sinusoidal load current and PWM.

The high blocking voltage MOSFET showed better efficiency than the low blocking voltage MOSFET over the range of DC link voltages. This is because the HV prototype has lower conduction losses. It has been tested with a load current of 150 mA , whereas, the LV prototype has been tested with a load current of 300 mA . Moreover, the non-linear output capacitance of the HV MOSFET is lower than those capacitances of LV MOSFET which reduces the switching losses.

The inverter efficiency without regarding the parasitic capacitance of the load, i.e., $C_{\mathrm{load}}=0$, (solid curves in Figure 6.10) was higher than the inverter efficiency when taking this parasitic capacitance into consideration because of unavoidable energy lost in the parasitic capacitance of the load, $C_{\text {load }}$ in Figure 2.1.

The parasitic capacitance of the designed load is reflected in the switching losses of the MOSFETs. The dotted curves in Figure 6.10 show the efficiency when the parasitic capacitance of the load was respected without dead time optimization, and the dashed curves show the efficiency of the inverter when turn on dead times of both switches (operating and synchronous switches) were optimized.

In both prototypes, the measurements and computations using standard gate driver are highly congruous. For the high blocking voltage MOSFET prototype, however, the measurements with RGD, especially at high DC link voltages, show some deviations which are related to the change in the circuit layout together with changing the current of the parasitic capacitance. This change might cause some additional oscillations which lead to a slight deviation in the measurements.


Figure 6.10: Efficiency of the designed Hard Switching Inverter using: HV MOSFET [15] (black curves) and LV MOSFET [56] (blue curves). At 150 mA and 300 mA DC load current, respectively.

## Effect of the Dead Time Optimization

As seen from Figure 6.10, the efficiency of the inverter using high blocking voltage MOSFET was improved by $0.14 \%$ at 50 V DC link voltage and by $1.97 \%$ at 350 V DC link voltage.

The inverter efficiency using low blocking voltage MOSFET was improved by $0.08 \%$ at 25 V DC link voltage and by $0.82 \%$ at 125 V DC link voltage. In other words, the dead time optimization improves the efficiency with increasing effect at higher DC link voltages (as seen from Figure 6.10).

## Effect of the RGD

As summarized in Table 6.3, the RGD did not improve the efficiency of the inverter because of the internal gate resistance of the used MOSFETs.

Changing the peak value of the resonant current in the RGD circuit slightly affects the conduction and switching losses of the inverter over the full range of the DC link voltage. However, the gate drive losses were increased when the RGD was used with higher resonant currents (inductor current).

### 6.2 ARCPI

### 6.2.1 Test Circuit, Setup and Methods

Figure 6.11 shows the test circuit to measure the losses. The circuit comprises one ARCP. The other details are introduced in Section 6.1.1. A high blocking voltage MOSFET type IRFR812PbF [15] (ARCP - 3 as indicated in Table 6.2) has been selected for testing purposes. The resonant inductor $L=20 \mathrm{uH}$. The measurement setup is discussed in detail in [32].


Figure 6.11: Test setup showing the power analyzer channels connected to the input and output sides of the ARCP.


Figure 6.12: Single leg of ARCPI prototype.

The gate drive losses measurements setup are discussed in Section 6.1.3 and [32]. Figure 6.12 shows the ARCP prototype.

### 6.2.2 Experimental Results: Soft Switching Inverter

## Waveform Analysis

Figure 6.13 shows the computed inductor current for sequences (1-5) and compares the computations with the measured positive inductor current (red dashed curve). After the inductor current crosses zero (end of sequence 5), some oscillations are started between the inductor $L$ and the non-linear output capacitance of the auxiliary switches.

Figure 6.13 compares the computed (solid blue curve) output voltage during sequence 3 with the measured output voltage (dashed red curve). It should be noted that the proposed value of the boost current is not sufficient to reach the DC link voltage. This could correspond to the slight deviation between computed and measured waveforms at the beginning of the resonant mode. This may cause some additional losses. However, a high congruency is achieved between the computed and measured current and voltage, as shown in Figure 6.13.


Figure 6.13: The computed (solid) and measured (dashed) inductor current, 300 V DC link voltage, 150 mA DC load current and the computed (solid) and measured (dashed) load voltage scaled to, $1 / 300 \mathrm{~V}$ DC link voltage, 150 mA DC load current.



$\qquad$

Figure 6.14: Measured waveforms at 300 V DC link voltage and 150 mA load current, based on Figure 3.1. Positive inductor current. The legend (top-bottom): $V_{\mathrm{dsm} 2}$ is the drain source voltage of main MOSFET $M_{2}$ (load voltage) and is scaled to $1 / 300, V_{\mathrm{dsa} 1}$, $V_{\mathrm{dsa} 2}$ are the drain source voltages of the auxiliary switches, both are scaled to $1 / 300, I_{\mathrm{L}}$ is the inductor $L$ current. $V_{\mathrm{gsm} 1}, V_{\mathrm{gsm} 2}$ are the gate source voltage of the main switches, $V_{\mathrm{gsa1}}, V_{\mathrm{gsa} 2}$ are the gate source voltage of the auxiliary switches. All gate source voltages are scaled to $1 / 10$.

The top of Figure 6.14 shows the recorded waveforms of drain source voltages of the auxiliary switches $\left(V_{\mathrm{dsa} 1}, V_{\mathrm{dsa} 2}\right)$ are depicted in the green and red curves, respectively. The load voltage $\left(V_{\mathrm{ld}}\right)$ is depicted in the blue curve, scaled to $1 / 300$. The resonant current, shown in the black curve, represents the positive resonant current. The bottom Figure 6.14 shows the gate source voltages of all switches:
$V_{\mathrm{gsm} 1}$ in black, $V_{\mathrm{gsm} 2}$ in blue, $V_{\mathrm{gsa1}}$ in green, $V_{\mathrm{gsa} 2}$ in red, respectively, all scaled to $1 / 10$. Additionally, the figure shows the optimum instants for turning on and off of both auxiliary switches as suggested in this study (sequences 1-5). When $A_{2}$ is turned off, the inductor current decreases below zero, and increases again to zero. Then, the current shows some oscillations due to the resonance between $L$ and the non-linear output capacitances of the auxiliary switches before returning to zero. The converse occurs during modes 7 to 9 , if those pulses are not skipped, (the negative slope of the ARCP output voltage).


Figure 6.15: The parasitic capacitances in the commutation circuit. a) $A_{1}$ is off. b) $A_{2}$ is off. The symbols' definitions are listed in Table6.4.

Table 6.4: Symbol definitions of Figure 6.15.

| Symbol | Definition |
| :--- | :--- |
| $C_{\text {eq1 }}$ | The equivelant parasitic cap between Drain $A_{2}$ to GND, which contains: $C_{\mathrm{ly}}+C_{\mathrm{v}-\mathrm{g}}$. |
| $C_{\mathrm{ly}}$ | Layout capacitance (drain to ground capacitance) of $A_{1}$. |
| $C_{\mathrm{v}-\mathrm{g}}$ | Capacitance to ground of the active probe. |
| $C_{\text {eq } 2}$ | The equivalent parasitic capacitances between common source to GND, it contains: $3 C_{\mathrm{v}-\mathrm{g}}+C_{\mathrm{route}}+2 C_{\text {coup }}$. |
| $C_{\mathrm{route}}$ | Route capacitance (common source to ground). |
| $C_{\text {coup }}$ | Coupling capacitance from gate driver (Measured at low voltage (18 V) from source to ground). |
| $C_{\text {eq } 3}$ | This capacitance equals $C_{\mathrm{ly}}+C_{\mathrm{v}-\mathrm{g}}$. |
| $C_{\mathrm{L}}$ | Parasitic capacitance of the resonant inductor $L$. |
| $C_{\text {oss }}$ | Non-linear output capacitance of the switch. |
| $C_{\text {diff }}$ | Differential capacitance of the active probe. |

## Losses Measurements

The switching plus conduction losses are computed and compared with the measured ones as shown in Figure 6.16. The measured losses are shown by the green


Figure 6.16: Measured and computed losses, without the driving losses, over DC link voltage and 150 mA load current (main and auxiliary switches are IRFR812PbF [15]). The legend is illustrated in Table 6.5.

Table 6.5: The legend of Figure 6.16. $I_{\text {gate-peak }}$ is estimated by (2.12).

| Top-bottom | Description |
| :--- | :--- |
| 1 | Computed losses. |
| 2 | Measured losses, positive load current. |
| 3 | Measured losses, negative load current. |
| 4 | Measured losses, the RGD is connected to |
| 5 | $M_{2}$ at $I_{\text {Lr-peak }}=I_{\text {gate-peak }}$, positive load current. |
|  | Measured losses, the RGD is connected to <br>  <br> 6 |
| $M_{2}$ at $I_{\text {Lr-peak }}=I_{\text {gate-peak }}$, negative load current. |  |
|  | Measured losses, the RGD is connected to |
| 7 | $M_{2}$ at $I_{\text {Lr-peak }}=0.25 I_{\text {gate-peak }}$, positive load current. |
|  | $M_{\text {Measured losses, the RGD is connected to }}$ |
|  | $M_{2}$ at $I_{\text {Lr-peak }}=0.25 I_{\text {gate-peak }}$, negative load current. |

curves for both directions of the load current. The parasitic capacitances are introduced by the voltage probes, the resonant inductor and the auxiliary switches gate drivers act in parallel to the non-linear output capacitances of the auxiliary switches. Thus, their influences on the power losses are put into consideration by adding the corresponding capacitance values as shown in Figure 6.15 in (3.40).

## Effect of the RGD

The RGD is connected to the gate and source of $M_{2}$. The losses are measured in both directions of the load current. The peak of the resonant inductor current of the RGD ( $L_{\mathrm{r}}$ in Figure 5.4) is adjusted to reach a comparable peak of the current needed to charge the gate of $M_{2}$ (this current is estimated by (2.12)).

At this value of the peak gate current, the measured conduction plus switching losses of the ARCP are shown in Figure 6.16 in red curves for both directions of the load current. Then, the peak of the gate current of $M_{2}$ is reduced to $25 \%$ of the value mentioned above. The losses are measured again for both directions of the load current (black curves).

As shown in Figure 6.16, the RGD only slightly affects the measurements in spite of reducing the peak of the gate current. A very good agreement between the computed losses and the measured ones has been achieved up to 250 V , but for higher DC link voltages there is slight deviations in the measurements.

Table 6.6: Gate drive losses measured for MOSFET A [15] - single switch, at 20 kHz .

|  | Comp- <br> uted | Standard <br> hard switching <br> drive $\left(I_{\text {gon }}=185 \mathrm{~mA}\right)$ | RGD- <br> $L_{\mathrm{r}}$-peak <br> 50 mA | RGD- <br> $L_{\mathrm{r}}$-peak <br> 200 mA |
| :---: | :---: | :---: | :---: | :---: |
| Losses in mW | 6.8 | 6.61 | 10.92 | 14.61 |

### 6.2.3 Gate Drive Loss Measurements: Soft Switching Inverter

Section 6.1.3 discusses the method for measuring the gate drive losses. The same procedure has been followed to measure the gate drive losses in the ARCP prototype. Table 6.6 summarizes the results. The slight deviation between the measurement in ARCP prototype case and the HS prototype case is caused by the
capacitance to ground of thew active probe. Because it was connected between the gate and the source when measuring those losses.

### 6.2.4 Discussion: Soft Switching Inverter

Figure 6.17 shows that the proposed switching sequence with constant boost current $\left(I_{\mathrm{b}-\mathrm{n}}=3.5 i_{\text {o-peak }}\right)$ improves the efficiency over the DC link voltage range if compared with the conventional switching sequence of ARCPI. Over the full range of the DC link voltage, the homogeneous ARCPI has higher efficiency than the hybrid ARCPI. Furthermore, the efficiency of the ARCPI is improved when adjusting the boost current according to the sinusoidal load current, and skipping one of the auxiliary pulses (dashed line with circles). A $95.4 \%$ efficiency can be expected with new switching sequence, it exceeds $97 \%$ when skipping one of the auxiliary pulses and adjusting the boost current according to the load conditions. The efficiency of the inverter is computed by:

$$
\begin{equation*}
\eta=\frac{7 W}{7 W+3 P_{\mathrm{ARCP}}} 100 \% \tag{6.5}
\end{equation*}
$$

where the load power is 7 W and $P_{\text {ARCP }}$ are the losses of the ARCP computed by (3.50).

According to Figures 5.7 and 6.17, the losses of the inverter are already very low when driving its load, because the latter is a very light load. At the operating load conditions ( 150 mA -peak and 50 V -peak), the losses are 320 mW , when applying the conventional switching, providing an efficiency of $95.64 \%$. When applying the proposed modified switching sequence (option 1), the losses are reduced by 26.8 mW , resulting in a $96 \%$ efficiency. Furthermore, when applying options 1 to 3 , the losses are further reduced to 175 mW . This reduction of 145 mW results in a $1.92 \%$ improvement in efficiency. Table 6.7 shows the loss reductions in the inverter and the related efficiencies when applying the various options proposed
that are notably effective at the partial load conditions.


Figure 6.17: Computed efficiencies of ARCPI: ARCPI-4 (Hybrid) in green curves and ARCPI-3 (Homogeneous) all other curves as specified in Table 6.8. The legend is: (1) ARCPI-4 with conventional switching sequence, (2) ARCPI-4 with proposed switching sequence (option 1), (3) ARCPI-3 with conventional switching sequence, (4) ARCPI-3 with proposed switching sequence, (5) ARCPI-3 with options 1 and 2, (6) ARCPI-3 with options 1 and 3, (7) ARCPI-3 with options 1 to 3 .

Table 6.7: Summary of overall efficiency at $7 \mathrm{~W}, 150 \mathrm{~mA}$-peak and 50 V DC link voltage of both HSI and ARCPI.

| Option/ <br> Options | Loss <br> $(\mathrm{mW})$ | Loss redu- <br> ction $(\mathrm{mW})$ | $\eta$ <br> $(\%)$ | Improve- <br> ment \% |
| :--- | :--- | :--- | :--- | :--- |
|  | HSI |  |  |  |
| Conven. switching | 166.2 | - | 97.7 | - |
| Adjust $T_{\text {on-S1 }}$ | 155.1 | 11.1 | 97.8 | 0.1 |
| Adjust $T_{\text {on-S2 }}$ | 155.7 | 10.5 | 97.8 | 0.1 |
| Both dead times | 144.6 | 21.6 | 98 | 0.3 |
|  | ARCPI |  |  |  |
| Conven. switching | 320 | - | 95.64 | - |
| 1 | 293.2 | 26.8 | 96 | 0.36 |
| 1 and 2 | 273.6 | 46.4 | 96.24 | 0.6 |
| 2 and 3 | 189.5 | 130.5 | 97.36 | 1.72 |
| 1 and 3 | 183 | 137 | 97.45 | 1.81 |
| 1 to 3 | 175 | 145 | 97.56 | 1.92 |

Table 6.8: ARCPI of Figure 6.17.

| ARCPI | Main switches | Auxiliary switches |
| :--- | :--- | :--- |
| 1 | MOSFET B [56] | MOSFET A [15] |
| 2 | MOSFET B [56] | IGBT C [19] |
| 3 | MOSFET A [15] | MOSFET A [15] |
| 4 | MOSFET A [15] | IGBT C [19] |

### 6.3 Power Factor Correction Circuit

### 6.3.1 Test Circuit, Setup and Methods

Figure 6.18 shows 3D model PCB of the conventional buck PFC (see Figure 4.1a). The main components are illustrated on the PCB- Figure 6.18. Table 6.9 lists the main circuit components.


Figure 6.18: 3D model of the conventional buck PFC.

### 6.3.2 Experimental Results

## DC Test

A variable DC supply up to 300 V has been connected to the board. Applying the DC test, the results can be easily validated for few switching cycles, e.g., showing

Table 6.9: Main circuit components of Figure 4.1a and Figure 6.18.

| Component | Definition |
| :--- | :--- |
| Diode Bridge Rectifier | MB6S, $600 \mathrm{~V}, 500 \mathrm{~mA}$ |
| Power switches | COOLMOS IPD65R1K4CFD |
| Gate Driver | UCC21521, Isolated Dual-Channel Gate Driver with Enable |
| Controller IC | UC3852NG4, PFC Controller IC |
| Timing Circuit | 74 HC 14, Schmitt Trigger |
| Comparator | TLV1391CDBVR, Analogue Comparator, Single, Differential |
| Output inductor $L_{o}$ | $60 \mathrm{~B} 684 \mathrm{C}-\mathrm{Murata}$ power solution $3 \times 680 \mathrm{uH}$ |
| Output capacitor $C_{\mathrm{o}}$ | $200 \mathrm{PK} 220 \mathrm{MEFC16X31.5,220uF,200V}$ |
| Load $R_{\mathrm{o}}$ | Constant Resistance, $59 \Omega$ |
| Voltage divider to sense the rectified voltage | $148.2 \mathrm{k} \Omega$ |
| Sensing resistance | $0.3 \Omega$ |
| Others | Four isolated DC-DC converters: |
|  | $2 \times \mathrm{R} 05 \mathrm{P} 215 \mathrm{~s} / \mathrm{p}+\mathrm{R} 05 \mathrm{P} 205 \mathrm{~s} / \mathrm{p}+\mathrm{IL} 2424 \mathrm{~s}$ |


(a) Test setup to measure the DBR losses.

(b) Test setup to measure the buck switches losses.

Figure 6.19: Test setup to measure the losses in the DBR and Buck switches by using the power analyzer.
few cycles of DC test is sufficient to proof the circuit functionality. Figure 6.19 shows the test setup to measure the losses in the diode bridge rectifier (Figure 6.19a) and the losses in the buck switches (Figure 6.19b). The voltage and current channels of the power analyzer [68] have been connected as shown in Figure 6.19.

The on time of the operating switch is computed by:

$$
\begin{equation*}
T_{\mathrm{on}-\mathrm{dc}}=2 \frac{P_{\mathrm{o}} L_{\mathrm{o}}}{\eta V_{\mathrm{o}}\left(V_{\mathrm{dc}}-V_{\mathrm{o}}\right)} \tag{6.6}
\end{equation*}
$$

The peak of the inductor current is given by:

$$
\begin{equation*}
I_{\mathrm{L}-\mathrm{peak-dc}}=\frac{\left(V_{\mathrm{dc}}-V_{\mathrm{o}}\right) T_{\mathrm{on}-\mathrm{dc}}}{L_{\mathrm{o}}} \tag{6.7}
\end{equation*}
$$

Then, the off time of the operating switch and the switching time are given by, respectively:

$$
\begin{align*}
T_{\mathrm{off-dc}} & =\frac{\left(V_{\mathrm{dc}}-V_{\mathrm{o}}\right) T_{\mathrm{on}-\mathrm{dc}}}{V_{\mathrm{o}}}  \tag{6.8}\\
T_{\mathrm{s}-\mathrm{dc}} & =T_{\mathrm{on}-\mathrm{dc}}+T_{\mathrm{off-dc}} \tag{6.9}
\end{align*}
$$

where $P_{\mathrm{o}}$ is the output power, $L_{\mathrm{o}}$ is the output inductor, $\eta$ is the circuit efficiency $V_{\mathrm{o}}$ is the output voltage, $T_{\mathrm{s} \text {-dc }}$ is the switching time. The driver does have a minimum dead time which is 150 ns .

Figure 6.20 shows few switching cycles of some measured waveforms. As soon as the operating switch $Q_{1}$ is gated on the inductor current ramps up to its peak. During $T_{\text {on }}$, the inductor is being energized. At the end of this transition, the inductor current is high enough to discharges the output capacitance of $Q_{2}$, hence, the synchronous switch $Q_{2}$ is turned on under ZVS (as seen in Figure 6.22). During the conduction time of $Q_{2}\left(T_{\text {off }}\right)$, the inductor current ramps down to zero. The controller IC detects the zero crossing instant of the inductor current Figure 6.21a and sends a signal to the driver to turn off $Q_{2}$ and after some delay which is set by the driver, switch $Q_{1}$ is gated on, as shown in Figure 6.21b. This is hard turn on of $Q_{1}$. Table 6.10 compares the measured turn on, turn off times and the inductor peak current with the computed ones.

Table 6.10: Comparison of $T_{\text {on }}, T_{\text {off }}$ and $I_{\mathrm{L} \text {-peak }}$ at 90 and 150 V .

|  | $T_{\text {on }}$ | $T_{\text {off }}$ | $I_{\text {L-peak }}$ |
| :---: | :---: | :---: | :---: |
| Computed-90V | 23.4 usec | 74.8 usec | 770 mA |
| Measured-90V | 24.4 usec | 72.5 usec | 768 mA |
| Computed-150V | 12.5 usec | 74.6 usec | 775 mA |
| Measured-150V | 13.2 usec | 74.8 usec | 770 mA |

In order to reduce the switching losses in the conventional buck PFC, as proposed in Section 5.3.1, $Q_{2}$ conducts for longer time, this increases the negative


Figure 6.20: (a) Drain source voltage of $Q_{1}$ and inductor current. (b) Gate source voltages at 150 V DC.


Figure 6.21: Zoomed in Figure 6.20 (a) Drain source voltage of $Q_{1}$ and inductor current. (b) Gate source voltages at 150 V DC.


Figure 6.22: Zoomed in Figure 6.20 (a) Drain source voltage of $Q_{1}$ and inductor current. (b) Gate source voltages at 150 V DC.

(b)


Figure 6.23: (a) Drain source voltage of $Q_{1}$ and inductor current. (b) Gate source voltages at 150 V DC.
inductor current and puts more energy in the inductor. When reaching the boost current, $Q_{2}$ is gated off and the resonance takes place and the non-linear output


Figure 6.24: Zoomed in Figure 6.23: (a) Drain source voltage of $Q_{1}$ and inductor current. (b) Gate source voltages at 150 V DC.



(a) Loss measurement, DC voltage supply and standard CRM with COT.
(b) Loss measurement, DC voltage supply and an improved CRM with COT.

Figure 6.25: Measured loss over DC voltage supply and constant load of 7 W . The legend from top to bottom is: DBR losses, Buck switches losses (excluding the losses of $L_{\mathrm{o}}$ ), Input voltage divider losses, Losses in the current sensing resistance and Total loss.
capacitance of $Q_{1}$ is being discharged by the inductor current (and $Q_{2}$ output capacitance is being charged) before turning on $Q_{1}$, Figure 6.24 shows the instant of turn on of $Q_{1}$. As shown in Figure 6.24b, fully ZVS turn on of $Q_{1}$ has been achieved.

As shown in Figure 6.25b, the losses in the buck switches (red curves) are reduced compared when applying the improved CRM with COT, whereas, the losses of the buck switches are higher in case of standard CRM with COT as seen in Figure 6.25a. The power consumption of the input voltage divider does have a high impact of the total loss of the PFC. In order to reduce these losses, the resistances of this divider have to be re-dimensioned based on the bias current of the selected comparator. A very good agreement between the computed losses and the measured ones has been achieved. But the slight deviation in the measured loss of the buck switches at higher voltages is due to not totally soft turn on of $Q_{1}$.


Figure 6.26: Drain source voltages of both switches, load voltage and inductor current scaled by 20 over half of the line frequency, 270 V .

## AC Test

The DC supply shown in Figure 6.19a has been replaced by a variable AC supply voltage. The connection of the power analyzer's channels are in the same arrangement as shown in Figure 6.19. The measured drain source voltages of the switches $Q_{1}$ and $Q_{2}$ are shown together with the load voltage and the inductor current in Figure 6.26 at 270 V RMS line voltage over half cycle of the line frequency.

The losses of the AC test in case of standard CRM with COT and in the case of the improved CRM with COT are shown in Figures 6.27a and 6.27b, respectively. The losses of the buck switches (red curves as shown in Figure 6.27a) are reduced compared to the same losses which are seen in Figure 6.27b. As seen from Figure 6.27 b , the measured and computed losses are quite congruent.


Figure 6.27: Measured loss over AC voltage supply and constant load of 7 W . The legend from top to bottom is: DBR losses, Buck switches losses (excluding the losses of $L_{\mathrm{o}}$ ), Input voltage divider losses, Losses in the current sensing resistance and Total loss.

### 6.3.3 Discussion: PFC

The efficiency of the designed PFCs was estimated at different RMS line voltages by:

$$
\begin{equation*}
\eta=\frac{7}{7+P_{\mathrm{t}}} 100 \% \tag{6.10}
\end{equation*}
$$

where 7 W is the load power, $P_{\mathrm{t}}$ is the total losses in the PFC which estimated by (4.17).

As shown in Figure 6.28, the improved CRM with COT enhances the efficiency of both PFCs. The efficiency of the conventional PFC (Figure 4.1a) is shown in Figure 6.28a when applying the improved CRM with COT (solid curve) has higher
efficiency than applying standard CRM with COT (dashed curve). Moreover, the efficiency of the proposed PFC (Figure 4.2) is shown in Figure 6.28b when applying the improved CRM with COT (solid curve) has higher efficiency than applying standard CRM with COT (dashed curve). Additionally, Figure 6.28 shows that the proposed PFC has slightly higher efficiency than the conventional PFC over RMS line voltage and in both cases of CRM with COT.


Figure 6.28: Efficiency comparison of the conventional buck PFC and the proposed one, the switches efficiency (excluding the losses in $L_{\mathrm{o}}$ ) in both cases. For both, the standard CRM with COT- dashed curve. The improved CRM with COT-solid curve.

## Chapter 7

## Component Selection of the

## AC-AC Converter

### 7.1 Selection of Load Voltage and Current

A three phase pulse width modulation Voltage Source Inverter (VSI) is designed with the rated power of the load. In this project, the decision was made to design an inverter able to drive a rated load of 70 W while most of the time it drives a partial load of $10 \%$ of its maximum thermal capability, see Section 1.5. Typically, an inverter is designed for its rated conditions with some overload capability. Designing an inverter which operates at partial load conditions increases its lifetime. Moreover, there is no need to add an additional circuitry for overload conditions, thus keeping the inverter component count as small as possible.

These VSIs are loaded by connecting an electrical motor to the VSI's output terminals. For low power applications, a Permanent magnet motor (PM motor), e.g., Brushless AC Motors. The Brushless AC motors are often used because of their high reliability and efficiency; they are small in size and light, have a long life with low maintenance cos and low and EMI issues becuase the PM motor has no rotating brushes to commutate its winding [69-72]. Motors generate a back Electromotive Force (back EMF), which is caused, according to Faraday's law,
when the current carrying the conductor cuts the magnetic field.
At the rated power, the torque and the speed of the machine are both maximum ( $\tau_{\max }$ and $n_{\max }$, respectively). But at the optimum power point, they are selected to be ( $50 \% \tau_{\max }$ and $20 \% n_{\max }$, respectively).

Thus, the voltage and current at optimum power point have to be set to $20 \%$ $V_{\mathrm{o} \text {-max }}$ and $50 \% i_{\mathrm{o} \text {-max }}$. The voltage is directly proportional to the number of turns of the stator coil and the current is inversely proportional to the number of turns of the stator coil. The designer has the freedom to select the rated voltage of the load or the optimum voltage at optimum power point. The change in the rated/optimum voltage can be achieved easily by selecting the proper number of turns of the coil of the machine.

### 7.2 Component Selection of Individual Circuits

### 7.2.1 HSI-leg

The losses occurring in the single leg of the inverter were estimated using the previously discussed analysis in Chapter 2. To select the best fit power switch, the losses were estimated for different power transistors from different technologies (e.g., IGBTs, Si MOSFETs, SiC MOSFETs) and different blocking voltages as follows:

- High blocking voltage power switches (500-1200 V MOSFETs/ IGBTs): the losses were estimated for the respective load current ( $150 \mathrm{~mA}-\mathrm{Peak}$ ) with a variable DC link voltage up to 350 V .
- Low blocking voltage power switches ( 250 V MOSFETs): the losses were estimated for the respective load current ( 300 mA -Peak) with a variable DC link voltage up to 125 V .

These two pairs of load voltage are justified according to the fact that the selected switch must be able to block twice of the rated load voltage.


|  |
| :---: |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |

Figure 7.1: Single leg computed total losses for some selected power switches at $10 \%$ of maximum power, which is the desired point of maximum efficiency ( 7 W ), with two different load current/voltage. Table 7.1 defines the MOSFETs. All dashed curves represent the losses without dead time optimization and all solid curves show the losses with dead time optimization.

Table 7.1: Data sheet parameters of different switches.

| Switch | Number | $V_{\text {on }} \mathrm{V}$ <br> $R_{\text {on }} \Omega$ | $I_{\mathrm{N}}$ <br> A | $V_{\mathrm{ds}}$ or <br> $V_{\text {ce }} \mathrm{V}$ | $Q_{\mathrm{gt}}$ <br> nC | $Q_{\mathrm{rr}}$ <br> nC | Switch <br> Technology |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| MOSFET | $A[56]$ | $0 / 0.9$ | 2.2 | 250 | 4.5 | 550 | Si-based |
| MOSFET | $B[15]$ | $0 / 1.85$ | 3.6 | 500 | 20 | 135 | Si-based |
| MOSFET | $C[11]$ | $0 / 1.26$ | 1.5 | 650 | 10 | 100 | Si-based |
| MOSFET | $D[73]$ | $0 / 0.45$ | 10 | 1200 | 27 | 13 | SiC-based |
| MOSFET | $E[74]$ | $0 / 0.12$ | 29 | 650 | 61 | 53 | SiC-based |
| MOSFET | $F[75]$ | $0 / 0.17$ | 9.5 | 600 | 63 | 6900 | Si-based |
| IGBT | $G[19]$ | $0.9 / 0.06$ | 15 | 600 | 90 | 1000 | Si-based |

As can be seen from these results, the IGBTs have an additional P region in their physical structure which causes an initial voltage at zero current $\left(V_{\mathrm{ce} 0}\right)$. This initial voltage prevents achieving high efficiency when using the IGBTs for an extremely light load.

Figure 7.1 shows the computed total losses of a single leg of the inverter. The figure compares the total losses of the selected power switches for each of the investigated families by averaging the losses over one fundamental period. MOSFETs $B$ and $D$ have the lowest losses over the DC link voltage range. MOSFET $B$ has slightly lower losses than MOSFET $D$ for DC link voltage higher than 120 V . Moreover, The dead time optimization reduces the total loss in the HSI as shown in Figure 7.1.

The next comparison is carried out based on the loss break down as shown in Figure 7.2:

1. Figure 7.2a shows higher conduction losses than Figure 7.2b (blue curves). This is because MOSFET $B$ has higher on-state resistance than MOSFET D.
2. Figure 7.2a shows lower switching losses than Figure 7.2b (solid red curves). MOSFET $B$ has a lower chip size than MOSFET $D$ and thus a lower nonlinear capacitance.
3. The gate drive losses (green curves) of Figure 7.2a are lower than the gate losses of Figure 7.2b. The total gate charge of MOSFET $D$ is slightly higher than the total gate charge of MOSFET $B$. Furthermore, the driving voltage applied to drive MOSFET $D$ is higher than the driving voltage of MOSFET $B$.
4. The dashed red curves show the effect of parasitic capacitance of the stator. These losses constitute a large contribution in the switching losses in both cases.

Each family of power switches has a constant called figure of merit [18], which is well-known in MOSFETs and IGBTs design, which can be estimated from the data sheet parameters. This constant gives an indication of the total losses in this


Figure 7.2: Loss break down of MOSFETs $B$ and $D$ at 7 W load.
family at given specifications, e.g., switching frequency. Also, it gives a guideline to select one switch from this family. This can be summarized as follows:

- For each MOSFET family, the multiplication of the on-state resistance and input/output capacitances gives a constant value. As shown in Figure 7.3a for one MOSFET, the conduction losses increase with increasing the on-state resistance (blue curve) and the switching losses decrease when increasing the on-state resistance (solid and dashed green curves, for 350 V and 50 V , respectively). The switching losses are influenced by the parasitic capacitance of the load as seen in Section 6.1.4. But dead time optimization does reduces the total losses in the HSI, as seen in Section 6.1.4. The gate drive losses (red curves) decrease with increasing on-state resistance. The dashed and solid black curves in Figure 7.3a show the single leg total losses for DC link voltages of 50 V and 350 V , respectively.
- For each IGBT family, the division of the input/output capacitances over nominal current gives a constant value. As shown in Figure 7.3b, increasing the nominal current keeps the conduction losses constant (solid and dashed blue curves), but it increases the gate drive losses (red curves). The switching losses decrease when increasing the chip area (solid and dashed green curves,


Figure 7.3: Single leg computed total losses for MOSFET family ( $I R F R--P b F$ ) and IGBT family, DC link voltage at 50 V and 350 V at $10 \%$ of maximum power 7 W .
for 350 V and 55 V , respectively). As seen in (2.31), the switching losses in the IGBTs are computed based on some figures in the their data sheet. As shown in Figure 7.3b, these losses decrease when increasing the nominal current. This can be justified by the fact that the recommended external gate resistance, as stated in the IGBT data sheet, of this IGBT family decreases when increasing the chip area. Furthermore, the energies $E_{\text {oi }}$ and $E_{\text {or }}$ in (2.31) increase when increasing the chip area, hence reducing the switching losses. The dashed and solid black curves in Figure 7.3b show the single leg total losses of the N60RF- family for DC link voltages of 55 V and 350 V , respectively.

### 7.2.2 ARCP

The best fit main and auxiliary switches, and the resonant inductor for the ARCP are selected based on the computational results as discussed above in Chapter 3. A deeper understanding of these results can be gained by the following statements:

- The main switches: the conduction losses of the main switches are dominant because in soft switching topology, the effect of the non-linear output capacitance of the main switches and the load parasitic capacitance are ideally
eliminated. Thus, MOSFETs with big chip areas are recommended.
- The auxiliary switches: as the auxiliary switches conduct for a very short time, the conduction losses of these switches are low. The capacitive losses of the auxiliary switches are dominant. The (non-linear) output capacitance of these switches should be low. In other words, these switches should have small chip areas (low output capacitance; but may show higher on state resistance).
- The resonant inductor: first, this should have a low DC internal resistance for low resistive losses. Second, the self resonant frequency of this inductor (caused by resonating with its parasitic capacitance) should be much higher than the resonant frequency which is computed in sequences 3 and 8. Finally, the current carrying capability of this inductor should be higher than the peak value of the resonant current of the inductor (peak current of sequences 3 and 8) to avoid core saturation of the inductor.

Figure 7.4 shows the total loss for five different ARCPs (for ARCPs definition see Table 7.1 and Table 7.2). The main switches are MOSFET [75] which has low on state resistance, see Table 7.1. Figure 7.4a shows the total loss when applying the new switching sequence only (Option 1, see Section 5.2). ARCP-1 and ARCP2 show lower losses than other ARCPs. Furthermore, Figure 7.4b shows the loss computation for the five ARCPs when applying the options 1-3, as mentioned in Section 5.2. ARCP-3 shows lower losses compared to other ARCPs. The next discussion has been carried out based on loss break down, as shown in Figure 7.5 and Table 7.1. Figure 7.5 shows the loss break down of different ARCPs:

1. The conduction loss of the main switches $P_{\text {condm }}$ is quite low.
2. The conduction loss of the auxiliary switches $P_{\text {condA }}$ increases when decreasing the chip area. Using an IGBTs as auxiliary switches increases the conduction loss as shown in Figure 7.5d. As seen in Figure 7.5d, the conduction


Figure 7.4: Single leg computed total losses for some ARCP as listed in Table 7.2 at 7 W and 150 mA .


Figure 7.5: Figure 7.4b (options 1-3) loss break down of ARCP-1,ARCP-3, ARCP4 and ARCP-5 as listed in Table 7.2 at 7 W and 150 mA .

Table 7.2: Legend of Figure 7.4, for switches definition see Table 7.1.

| ARCP | Main <br> switch | Auxiliary <br> switch |
| :--- | :---: | :---: |
| $A R C P-1$ | $F$ | $D$ |
| $A R C P-2$ | $F$ | $B$ |
| $A R C P-3$ | $F$ | $A$ |
| $A R C P-4$ | $F$ | $F$ |
| $A R C P-5$ | $F$ | $G$ |

loss of the auxiliary switches has the largest contribution. These losses decrease with increasing the DC link voltage. This can be explained by the fact that the conduction period of the auxiliary switches decreases when increasing the DC link voltage.
3. The switching losses $P_{\text {sw }}$ in the commutation circuit do have high contribution in the total loss of the ARCPs. Increasing the chip are increases the switching losses in the commutation circuit.
4. The resistive losses in the resonant inductor $P_{\mathrm{L}}$ are directly affected by the inductor current and the duration of resonance period. Increasing the inductance value increases the resonance time (decreases the resonance frequency).
5. The gate drive losses of both main and auxiliary switches $P_{\mathrm{gt}}$ have a large contribution for lower DC link voltage than 200 V . The drawback of using large chip areas as main switches is increasing the gate drive losses.

### 7.2.3 Comparison between HSI and ARCPI

The efficiencies of HSI and ARCPI are compared over the range of DC link voltage as shown in Figure 7.6a. The load conditions are changed but the load power is constant. As shown in Figure 7.6a, the HSI is more efficient than ARCPI only when the load current is low and when the DC link voltage is lower than 55 V ;
otherwise, the ARCPI is more efficient. It should be noticed that for higher currents (and lower voltage), MOSFET $B$ is not the best choice. There might be a better MOSFET fit at these conditions.

The comparison between the two inverters when changing the load is shown in Figure 7.6b. The efficiencies are computed when the dead time has been optimized for HSI and all options (1-3) have been applied to the ARCPI. The efficiency decreases when the load is increased in both inverters. Again, the ARCPI is more efficient than the HSI over the DC link voltage range.

(a) HSI Vs ARCPI efficiency for two different load voltage and current.

(b) Computed efficiencies of HSI and AR-

CPI for different load power.

Figure 7.6: Computed efficiencies of HSI and ARCPI topologies for different test conditions, all optimization methods are applied. MOSFET $B$ is used in HSI and ARCPI-3, see Tables 7.1 and 7.2.

### 7.2.4 Selection of MOSFET Technology

Recently, the interest in the wide-gap materials, e.g., Silicon Carbide (SiC) and Gallium Nitride (GaN) has been increased because of their interesting features over the Super Junction MOSFETs, e.g., Sillicon MOSFETs (Si), such as: They do have lower output capacitance which allows to increase the switching frequency with low switching losses in power converters applications [76-79]. Moreover, these material offer a higher thermal capability [80].

In this work, Si-MOSFETs have been selected for both hard switching and soft switching prototypes despite the existence of wide-gap material semiconductors such as SiC and GaN MOSFETs. As a matter of fact, these wide-bandgap materials might be used as auxiliary switches in ARCPI because they do have very low output capacitances, reducing the commutation circuit switching losses. Additionally, the use of the wide-bandgap semiconductors over the use of Si based power semiconductors in a hard switching inverter counterpart driving the partial load presented here is not considered promising. This is due to the fact that the switching losses in the hard switching inverter are dominated by the parasitic capacitance of the load (as presented in Section 5.1.2 and in Section 6.1.4) and not the output capacitance of the semiconductor devices used.

In the work presented herein, both inverters (hard switching and ARCPI) are operated under partial load conditions for most of the lifetime of the application, the application does not exploit the higher range of thermal capability that the wide-bandgap materials offer. Moreover, the use of wide-gap materials is excluded in the components selection because these components are also significantly more costly, which is critical in the mass production of the product under consideration here.

### 7.2.5 The Conventional PFC

The conventional buck PFC suffers from the dead zones in the AC line current when the AC line voltage is lower than the load voltage. Dead zones are bigger with a lower ratio (AC line voltage)/(DC output voltage). Thus, THD increases with lower AC line voltage and higher DC output voltage. The conventional Buck PFC components are, as shown in Figure 4.1a:

1. The losses in the Diode Bridge Rectifier are influenced by the forward voltage of the diode at zero current, differential resistance. The loss components in the DBR are the conduction losses. In order to reduce the conduction loss
in the DBR, this rectifier should have low forward voltage at zero current alongside with low differential resistance.
2. The Buck converter switches: this converter contains two switches, the operating and the synchronous switch. In the work presented herein, the conduction losses are dominated by the on state resistance of the synchronous switch because it conducts for a long time. Hence, the synchronous switch should have low on state resistance. On the other hand, the synchronous switch is turned on under ZVS and it is turned off under Zero Current Switching (ZCS). Thus, the synchronous switch provides nearly zero switching losses.

The switching losses in the buck converter are dominated by the operating switch non-linear capacitance and some parasitic capacitances, e.g., the parasitic capacitance of the output inductor, because the synchronous switch turns on at zero voltage. Thus, for standard operation of CRM, the operating switch should have a small chip (low non-linear output capacitance) in order to reduce the switching losses.

(a) With standard CRM with COT.

(b) With an improved CRM with COT.

Figure 7.7: Losses in conventional Buck switches (exluding the losses in $L_{\mathrm{o}}$ ) for different switch combinations at $7 \mathrm{~W}, V_{\mathrm{o}}=20 \mathrm{~V}$ and $i_{\mathrm{o}}=350 \mathrm{~mA}$, for legends definition see Table 7.1.

As the improved CRM with COT provides ZVS turn on of the operating switch, it is recommended to select a switch with low on state resistance
(big chip area). Moreover, both switches must be able to block the input voltage (universal voltage range). Figure 7.7 shows computed losses in the conventional buck switches (excluding the losses in the output inductor $L_{\mathrm{o}}$, but including the effect of its parasitic capacitance). The figure compares different combinations of operating and synchronous switches. Also, it compares the buck switches losses in the case of standard CRM with COT and the losses in the case of the improved CRM with COT. The combination $D$ and $E$ (blue curves, for switches definitions see Table 7.1) shows the lowest losses over the universal line voltage in the cases of standard CRM with COT, as shown in Figure 7.7a. Furthermore, the total losses, in Figure 7.7a, increase with increasing the line voltage because of increasing the switching losses due to non-linear output capacitance of the operating switch plus the parasitic capacitance of the inductor $L_{\mathrm{o}}$.

On the other hand, Figure 7.7b compares the total losses of the buck switches for different combinations over universal line voltage range in the case of the improved CRM with COT. The switches with the big chip area (low on state resistance and high output capacitance) are the best fit to play the role of the operating and a synchronous switch.

It should be noticed that, the SiC-based MOSFET $D$, see Table 7.1, does not show the superior performance in the losses in Figure 7.7b. The Si-based MOSFET $E$ shows lower losses when the line voltage is lower than 200 V and nearly the same losses with SiC-based MOSFET $D$ when the line voltage is higher than 200 V. Thus, as mentioned in Section 7.2.4, and due to the high cost of the wide-gap material semiconductor, they could be replaced by Si-based MOSFETs for this specific application. Furthermore, IGBTs are excluded from the selection process because they showed high conduction losses which prevent high efficiency from being achieved, as mentioned in Section 7.2.1.

The computed loss break down of conventional buck PFC, using MOSFET $F$ for both switches and for the improved CRM with COT, is shown in Figure 7.8 (the other components of the circuit are listed in Table 6.9). The losses in the buck switches (conduction plus switching plus gate drive) are lower than the power dissipated in the DBR, voltage divider and the sensing resistance.


Figure 7.8: Computed loss break down of conventional buck PFC with an improved CRM with COT, using MOSFET $F$. The other components are listed in Table 6.9.
3. The output inductor: this inductor should have low DC resistance in order to reduce the conduction losses. Also, when selecting this inductor, it should be noted that the parasitic capacitance must be low in order to reduce the switching losses of the PFC. Additionally, the rated current of the inductor must be high enough to avoid any core saturation which might be caused.

### 7.2.6 The Proposed PFC

In contrast to the conventional PFC, the proposed PFC eliminates the dead zones from appearing in the AC line current. Thus, it is possible to use the proposed PFC over the whole AC line voltage range. In order to select the switches of the proposed PFC, as shown in Figure 4.2. The following should be considered:

1. The operating switches $Q_{\mathrm{Ap}}, Q_{\mathrm{Bp}}$ are turned on at zero voltage, because of applying the improved CRM with COT. Thus, the conduction losses are the dominant.
2. The synchronous switch $Q_{\mathrm{op}}$ is turned on at zero voltage. Thus, the conduction losses have the highest contribution.
3. The gate drive losses will be relatively high in the proposed PFC because of the switching frequency range of the proposed PFC is higher than the conventional PFC, as shown in Figure 4.6.
4. Switches $Q_{\mathrm{An}}$ and $Q_{\mathrm{Bn}}$ are operated at line frequency, thus, the switching and gate drive losses are negligible. Again, the conduction losses do have the highest contribution in the total loss.
5. The output inductor of the proposed PFC is selected based on the criteria used in Section 7.2.5.

Figures 7.9a and 7.9b show the computed losses break down of both conventional PFC (all dashed curves) and the proposed PFC (all solid curves) using MOSFETs $C$ and $F$, respectively, see Table 7.1. The diode conduction losses are significantly decreased in the proposed PFC. This loss reduction for both MOSFETs is justified by the fact that the proposed PFC has lower number of diodes and lower inductor peak current due to lower on time $T_{\text {on }}$ compared to the conventional PFC on time.


Figure 7.9: Computed loss break down of conventional PFC and proposed PFC with an improved CRM with COT, using MOSFETs $F$ and $C$.

The gate drive losses of the proposed PFC (solid cyan curve) are higher than the same losses of the conventional PFC (dashed cyan curve), as mentioned previously. As shown in Figure 7.9a, the gate drive losses of the proposed PFC have the highest contribution in the total loss in case of using MOSFET $F$ because it has a high total gate charge. When using MOSFET C, Figure 7.9b, in the proposed PFC, the conduction losses are the dominant in the total loss. Also, the gate drive losses have a high contribution in the total losses.

It can be concluded that the proposed PFC has lower total losses in case of using small chip area (MOSFET $C$ ) than the conventional PFC. Additionally, the small chip ares switch does have lower total losses than the big chip area in case of the proposed PFC (solid black curves). As the total losses still decrease with increasing RMS voltage, a bigger chip area might result in even lower total losses.

## Chapter 8

## Discussion, Conclusions and Future Work

### 8.1 Introduction

This thesis discussed the loss performance of three different topologies, e.g., ACDC converters (PFC) and DC-AC converters (three phase pulse width modulation voltage source inverters: hard and soft switching inverters). The designed AC-AC converter is used to feed an extremely light load for home appliance applications. The rated power of the load is 70 W , but for most of the lifetime of this load is working at $10 \%$ of its rated power. This rated power is not relevant to energy consumption. Thus, the losses in these stages of the converter were computed at the optimum power point 7 W .

The main core of this thesis is to design a highly efficient AC-AC converter. Therefore, the guideline to select the best fit switches was discussed. Furthermore, some options have been studied/introduced to reduce the total losses in this converter. One of those options was employing the resonant gate drive to reduce the gate drive losses.

As seen in Section 7.2.3, the DC-AC has high efficiency at low DC link voltage. Thus, the DC link voltage has been tested at two load voltages as follows:

1. Point one: when load voltage/current are $V_{\mathrm{o}}=25 \mathrm{~V}$ and $i_{\text {o-peak }}=300 \mathrm{~mA}$
at optimal power point. Then, the load voltage and current at rated conditions are set to 125 V and $i_{\text {o-peak-rated }}=160 \mathrm{~mA}$, i.e., $V_{\text {o-rated }}=5 V_{\mathrm{o}}$ and $i_{\text {o-peak-rated }}=2 i_{\text {o-peak }}$.
2. Point two: when load voltage is $V_{\mathrm{o}}=50 \mathrm{~V}$ and $i_{\text {o-peak-rated }}=150 \mathrm{~mA}$ at optimal power point, the rated voltage/current of the load are 250 V and $i_{\text {o-peak-rated }}=300 \mathrm{~mA}$.

Thus, the buck PFC has been selected as the AC-DC converter stage. The drawback to the conventional buck PFC is the THD increases with increasing the dead zones in the AC line current. The output voltage of the PFC (DC link voltage) together with the input voltage determine the borders of these dead zones. Thus, using the conventional PFC when the DC link voltage at optimal power point is around point one is recommended.

Conversely, if the output voltage of the conventional buck PFC increased, the THD in the AC line current is increased. In order to eliminate the dead zones and decrease the THD in the AC line current, a bridge-less step down PFC has been proposed. Thus, the proposed PFC is recommended when the DC link voltage is around point two.

The hard switching inverter is more efficient than the auxiliary resonant pole inverter for the low DC link voltage range. Thus, the conventional PFC with HSI is a good combination for point one operating conditions. Also, the proposed PFC with ARCPI is a good combination for Point two operating conditions.

### 8.2 AC-DC Converter Stage

This thesis proposes a new single-phase hybrid bridge-less step down PFC converter. The design procedure, the mathematical model of the AC line current, the PF and the THD have been discussed. Furthermore, the loss component had been
studied individually and compared with the loss components of the conventional buck PFC.

Both PFCs were operated under standard Critical Conduction Mode with Constant On Time (CRM with COT) in order to remove the reverse recovery losses of the synchronous switch body diode. Then, the standard CRM with COT was improved to achieve Zero Voltage turn on of the operating switch. Also, an additional signal was added to the constant on time in order to sinusoidally shape the average line current, thus improving the PF.

A 7 W conventional buck PFC was built using MOSFET $B$ to measure the losses and to validate the improved CRM with COT. Different measurements, e.g., $T_{\text {on }}, T_{\text {off }}$, peak of the inductor current and the losses excluding the losses in the buck inductor $L_{\mathrm{o}}$, had been compared with the computations.

### 8.3 DC-AC Inverter Stage

The loss components were computed and discussed in detail for two conventional pulse width modulation inverters. The first inverter type was Hard Switching Inverters (HSI). The second was soft switching inverter. An Auxiliary Commutated Pole Inverter (ARCPI) was selected as a soft switching topology.

The losses were computed and compared for different switches such as MOSFETs and IGBTs with different blocking voltages and different technologies. The following can be concluded from the outcomes of this converter stage:

### 8.3.1 HSI

A single phase prototype was built and the losses were measured. Both low blocking voltage MOSFET $A$ and high blocking voltage MOSFET $B$ were experimentally analyzed. The measurements were compared with computed total losses
based on formulas and parameters from data sheets of the switches. The algorithm is well suited for the optimization procedure and for the selection of the best fit switch for this application under given operating conditions (DC link voltage $\left(V_{\mathrm{dc}}\right)$ and load current $\left(i_{\mathrm{o}}\right)$ ). The high blocking voltage MOSFET had higher efficiency than the low blocking voltage MOSFET at comparable points of load voltage (i.e., when the applied DC link voltage in case of HV MOSFET is twice the applied DC link voltage in case of using LV MOSFET).

Due to the internal gate resistance of the selected MOSFETs, the use of a RGD did not reduce the gate drive losses at comparable switching speeds.

### 8.3.2 ARCPI

The thesis discussed several options to improve the inverter efficiency. The first option was introducing a new switching sequence by turning on both auxiliary switches simultaneously. The second option was skipping one of the auxiliary pulses per switching cycle. The third option explores the effect of adjusting the boost current according to the sinusoidal load current was discussed.

A single pole prototype was built to measure the losses using MOSFET $B$ as main and auxiliary switches. The computed losses were compared with the measured ones.

Due to the internal gate resistance of the selected MOSFETs, the use of an RGD did not reduce the gate drive losses at comparable switching speeds.

### 8.4 Component Selection

This thesis presented several aspects to select the best fit components of the individual stages of the $\mathrm{AC}-\mathrm{AC}$ converter.

### 8.5 Component Count and Cost for the Individual Stage

Table 8.1 shows the main component count of HS-leg prototype and ARCP. The component count of the conventional PFC is listed in Table 6.9 and the comparison between component counts (switches, inductors, diodes and capacitors) is shown in Table 4.1.

The HS-leg has one half bridge driver, whereas the ARCP has one half bridge driver and two isolated drivers in order to drive the auxiliary switches.

The timing circuit used in the ARCP prototype contains a schmitt trigger connected with some passive components such as resistance and capacitances to set the time constant of the RC circuit. Additionally, some OR and AND gate chips are used in order to generate the proper timing sequence of the main and auxiliary switches.

The DC link voltage capacitors in case of ARCPI should have rated voltage slightly higher than half of the DC link voltage, because the DC link voltage is divided between those capacitance.

Table 8.1: Main components count HS-leg Vs ARCP, used in this thesis.

|  | HS-leg | ARCP | Part number |
| :--- | :--- | :--- | :--- |
| Number of switches | 2 | 4 | MOSFET $B$ |
| Drivers | 1 | 3 | 2EDL05N06PF |
| Timing circuit | - | 1 | see Table 6.9 |
| DC link capcitances | 1 | 2 | EEUEE2V150, 15uF/350V |
| Gate resistances | 2 | 4 | $18 \Omega$, SMD 1206 |

### 8.6 Future Work and Suggestions

The following suggestions and thoughts are left for future work:

1. The buck PFC output inductor: in addition to the discussion in Section 7.2.5, another factor should be taken into account which is the switching frequency. The inductance value is inversely proportional with the switching frequency. Increasing the switching frequency increases the switching losses and decreases the switching frequency results in increasing the size of the inductor.
2. Input filter components: the input filter's capacitor is dimensioned to limit the reactive power of the converter and to attenuate the switching harmonics. When connecting the capacitor with the converter, a current passes through this capacitor. Thus, the line current leads the line voltage by an angle $(\phi)$. To limit this angle, the capacitor should not exceed the maximum limit. This limit can be estimated as follows [81]:

$$
\begin{equation*}
\frac{V_{\text {ac-peak }}}{\left|X_{\mathrm{c}}\right|}=I_{\mathrm{ac-peak}} \tan \phi \tag{8.1}
\end{equation*}
$$

Assuming the voltage drop across the filter inductor is small. Thus, the capacitor voltage is equal to the input line voltage. Rearranging (8.1), the capacitor limit is estimated by [46, 81]:

$$
\begin{equation*}
C_{\max } \leq \frac{I_{\mathrm{ac}-\text { peak }}}{\omega_{1} V_{\mathrm{ac}-\text { peak }}} \tan \phi \tag{8.2}
\end{equation*}
$$

where $V_{\text {ac-peak }}$ is the peak of the AC line voltage, $I_{\text {ac-peak }}$ is the peak value of the real component of the AC line current, $\omega_{1}$ is the line angular frequency and $\phi$ is the displacement angle caused by the input filter. To ensure high power factor $\phi$ has to be small. Then, the filter inductor is estimated by
(the cut-off frequency should be known):

$$
\begin{equation*}
L_{\text {filter }}=\frac{1}{C_{\text {selected }} \omega_{\text {cut-off }}^{2}} \tag{8.3}
\end{equation*}
$$

It should be noticed that, the input filter causes some oscillation at the resonance frequency of the filter components due to its very low resistance. This oscillation appears when changing the load conditions, resulting in extra harmonics and distortion in the line current [82]. To overcome this issue, an output voltage control loop is designed in order to prevent any change in the load voltage.
3. The DC link capacitor is designed to prevent any harmonics order higher than the second harmonics. This capacitor is designed as follows: Assuming the line current and voltage are both sinusoidal waves and both are in phase to ensure high PF, the peak to peak ripple in the load voltage (the output voltage of the PFC stage) is given by:

$$
\begin{equation*}
\Delta V_{\mathrm{op-p}} \leq \frac{I_{\mathrm{o}}}{2 f_{\mathrm{mod}} C_{\mathrm{dc}}} \tag{8.4}
\end{equation*}
$$

where $\Delta V_{\mathrm{o} \text {-p-p }}$ is the peak to peak ripple voltage, $I_{\mathrm{o}}$ is DC current (the output current of the PFC) and $f_{\text {mod }}$ is the line frequency. Rearranging (8.4) gives:

$$
\begin{equation*}
C_{\mathrm{dc}} \geq \frac{I_{\mathrm{o}}}{2 f_{\bmod } \Delta V_{\mathrm{op-p}}} \tag{8.5}
\end{equation*}
$$

It should be noticed that, when doing the loss measurements of the inverter, this means a part of the losses caused by charging/discharging the DC link capacitor (employed to remove high-frequency components in the supply current) has been included because the channels (current and voltage) of
the power analyzer are connected before this capacitor. Furthermore, if the inverter has been well controlled (currents are controlled to sinusoidal shape).
4. Re-dimension of the resistances of the voltage divider and select a new resistance values according the bias current of the comparator in order to reduce the associated loss.
5. Design the control loops (current and voltage) of the proposed PFC. The control loop of the proposed PFC should be able to distinguish between the positive and negative half cycle of the line voltage. Also, the control loop should be able to detect the limit where the AC line voltage exceeds the boundary voltage.
6. Design the PCB for the proposed PFC.
7. Measure the losses in the proposed PFC and compare the results with the computations.
8. Estimate the total cost of different topologies based on mass production process.

## Bibliography

[1] M. H. Rashid, "Power electronics handbook, 2001."
[2] T. Jalakas, D. Vinnikov, and J. Laugis, "Evaluation of different loss calculation methods for high-voltage IGBTs under small load conditions," in Power Electronics and Motion Control Conference, 2008. EPE-PEMC 2008. 13th. IEEE, 2008, pp. 1263-1267.
[3] D. Zhang, Q. Zhang, A. Grishina, A. Amirahmadi, H. Hu, J. Shen, and I. Batarseh, "A comparison of soft and hard-switching losses in three phase micro-inverters," in Energy Conversion Congress and Exposition (ECCE), 2011 IEEE. IEEE, 2011, pp. 1076-1082.
[4] J. Kedarisetti and P. Mutschler, "Efficiency comparison between motor friendly hard and soft switching inverters," in Power Electronics and Applications (EPE 2011), Proceedings of the 2011-14th European Conference on. IEEE, 2011, pp. 1-10.
[5] B. L. C. Martinez, R. Li, K. Ma, and D. Xu, "Hard switching and soft switching inverters efficiency evaluation," in Electrical Machines and Systems, 2008. ICEMS 2008. International Conference on. IEEE, 2008, pp. 1752-1757.
[6] E. Hiraki and M. Nakaoka, "Practical simulator development for power loss performance analysis of soft switching and hard switching pwm inverters using IGBTs," in Industrial Electronics Society, 2001. IECON'01. The 27th Annual Conference of the IEEE, vol. 2. IEEE, 2001, pp. 876-881.
[7] K. Fujii, P. Koellensperger, and R. W. De Doncker, "Characterization and comparison of high blocking voltage IGBTs and IEGTs under hard-and softswitching conditions," IEEE Transactions on Power Electronics, vol. 23, no. 1, pp. 172-179, 2008.
[8] D. Graovac, M. Purschel, and A. Kiep, "MOSFET power losses calculation using the data-sheet parameters," Infineon application note, vol. 1, 2006.
[9] D. Graovac and M. Purschel, "IGBT power losses calculation using the datasheet parameters," Infineon application note, vol. 1, 2009.
[10] M. Wolf, H. d. T. Mouton, J. Van Der Merwe, and F. Koeslag, "An investigation of switching and conduction losses in inverters under varying inductor ripple current," in AFRICON, 2009. AFRICON'09. IEEE, 2009, pp. 1-6.
[11] "MOSFET IPD65R1K4CFD2 data sheet," Infineon Company, vol. 2.1, 20013.
[12] O. Semiconductor, "MOSFET gate-charge origin and its applications," AND9083, 2012.
[13] ——, "Effect of gate-emitter voltage on turn on losses and short circuit capability," AND9072, 2012.
[14] J. Brown, "Power MOSFET basics: Understanding gate charge and using it to assess switching performance," Vishay Siliconix, AN608, 2004.
[15] "MOSFET IRFR812PbF data sheet," International Rectifiers company, vol. 2.1, 2012.
[16] P. Anthony and N. McNeill, "The efficient deployment of silicon superjunction MOSFETs as synchronous rectifiers," Power Electronics, Machines and Drives (PEMD 2014), 7th IET International Conference on, 2014.
[17] D. N. Pattanayak and O. G. Tornblad, "Large-signal and small-signal output capacitances of super junction MOSFETs," in Power Semiconductor Devices
and ICs (ISPSD), 2013 25th International Symposium on. IEEE, 2013, pp. 229-232.
[18] A. Hopkins, N. McNeill, P. Anthony, and P. Mellor, "Figure of merit for selecting super-junction MOSFETs in high efficiency voltage source converters," in Energy Conversion Congress and Exposition (ECCE), 2015 IEEE. IEEE, 2015, pp. 3788-3793.
[19] I. Company, "IGBT IKD15N60RF data sheet," Infineon data sheet, vol. 2.3, 20014.
[20] R. De Doncker and J. Lyons, "The auxiliary resonant commutated pole converter," in Industry Applications Society Annual Meeting, 1990., Conference Record of the 1990 IEEE. IEEE, 1990, pp. 1228-1235.
[21] A. Charalambous, X. Yuan, N. McNeill, Q. Yan, N. Oswald, and P. Mellor, "EMI reduction with a soft-switched auxiliary commutated pole inverter," in Energy Conversion Congress and Exposition (ECCE), 2015 IEEE. IEEE, 2015, pp. 2650-2657.
[22] A. Toba, T. Shimizu, G. Kimura, M. Shioya, and S. Sano, "Auxiliary resonant commutated pole inverter using two internal voltage-points of dc source," IEEE Transactions on Industrial Electronics, vol. 45, no. 2, pp. 200-206, 1998.
[23] A. Cheriti, K. Al-Haddad, and D. Mukhedkar, "Calculation of power loss in soft commutated pwm inverters," in Industry Applications Society Annual Meeting, 1991., Conference Record of the 1991 IEEE. IEEE, 1991, pp. 782788.
[24] A. Cheriti, K. Al-Haddad, L. A. Dessaint, T. A. Meynard, and D. Mukhedkar, "A rugged soft commutated pwm inverter for ac drives," IEEE Transactions on Power Electronics, vol. 7, no. 2, pp. 385-392, 1992.
[25] Z. Y. Pan and F. L. Luo, "Novel resonant pole inverter for brushless dc motor drive system," IEEE Transactions on Power Electronics, vol. 20, no. 1, pp. 173-181, 2005.
[26] E. Chu, M. Wu, L. Huang, X. Hou, and H. Zhang, "Research on a novel modulation strategy for auxiliary resonant commutated pole inverter with the smallest loss in auxiliary commutation circuits," IEEE Transactions on Power Electronics, vol. 29, no. 3, pp. 1103-1117, 2014.
[27] J.-H. Teng, S.-H. Liao, W.-H. Huang, and C.-C. Chiang, "Smart control strategy for conversion efficiency enhancement of parallel inverters at light loads," IEEE Transactions on Industrial Electronics, vol. 63, no. 12, pp. 75867596, 2016.
[28] J.-W. Shin, M. Danilović, Y. Mao, and K. D. Ngo, "Bus voltage control of cascaded buck-boost power amplifier driving inductive load with 2.3 -kw peak power," IEEE Transactions on Power Electronics, vol. 32, no. 5, pp. 4107-4114, 2017.
[29] E. Chu, X. Zhang, Q. Sun, S. Li, H. Xiong, and X. Yang, "Three-phase double auxiliary resonant commutated pole inverter topology and analysis of its working principle," IET Power Electronics, vol. 9, no. 7, pp. 1536-1545, 2016.
[30] E. Chu, X. Zhang, and L. Huang, "Research on a novel modulation strategy for double auxiliary resonant commutated pole soft-switching inverter with the shunt dead time," IEEE Transactions on Power Electronics, vol. 31, no. 10, pp. 6855-6869, 2016.
[31] X. Yuan, G. Orglmeister, and I. Barbi, "Arcpi resonant snubber for the neutral-point-clamped inverter," IEEE Transactions on Industry Applications, vol. 36, no. 2, pp. 586-595, 2000.
[32] K. A. Mahafzah, K. Krischan, and A. Muetze, "Efficiency enhancement of a three phase hard switching inverter under light load conditions," in Industrial Electronics Society, IECON 2016-42nd Annual Conference of the IEEE. IEEE, 2016, pp. 3372-3377.
[33] S. Karys, "Selection of resonant circuit elements for the arcp inverter," in Electrical Power Quality and Utilisation, 2009. EPQU 2009. 10th International Conference on. IEEE, 2009, pp. 1-6.
[34] S. K. Pattanaik and K. Mahapatra, "Power loss estimation for pwm and soft-switching inverter using rdcli," 2010.
[35] X. Xie, C. Zhao, L. Zheng, and S. Liu, "An improved buck PFC converter with high power factor," IEEE Transactions on Power Electronics, vol. 28, no. 5, pp. 2277-2284, 2013.
[36] Y. Jang and M. M. Jovanovic, "A bridgeless PFC boost rectifier with optimized magnetic utilization," IEEE Transactions on Power Electronics, vol. 24, no. 1, pp. 85-93, 2009.
[37] H. Wang, Y. Tang, and A. Khaligh, "A bridgeless boost rectifier for lowvoltage energy harvesting applications," IEEE Transactions on Power Electronics, vol. 28, no. 11, pp. 5206-5214, 2013.
[38] H. Wu, T. Mu, H. Ge, and Y. Xing, "Full-range soft-switching-isolated buckboost converters with integrated interleaved boost converter and phase-shifted control," IEEE Transactions on Power Electronics, vol. 31, no. 2, pp. 987999, 2016.
[39] D. D. Lu and S.-K. Ki, "Light-load efficiency improvement in buck-derived single-stage single-switch PFC converters," IEEE Transactions on Power Electronics, vol. 28, no. 5, pp. 2105-2110, 2013.
[40] B. Zhao, A. Abramovitz, and K. Smedley, "Family of bridgeless buck-boost PFC rectifiers," IEEE Transactions on Power Electronics, vol. 30, no. 12, pp. 6524-6527, 2015.
[41] J. Zhang, C. Zhao, S. Zhao, and X. Wu, "A family of single-phase hybrid stepdown PFC converters," IEEE Transactions on Power Electronics, vol. 32, no. 7, pp. 5271-5281, 2017.
[42] Y. Jang and M. M. Jovanović, "Bridgeless high-power-factor buck converter," IEEE Transactions on Power Electronics, vol. 26, no. 2, pp. 602-611, 2011.
[43] L. Huber, L. Gang, and M. M. Jovanovic, "Design-oriented analysis and performance evaluation of buck PFC front end," IEEE Transactions on Power Electronics, vol. 25, no. 1, pp. 85-94, 2010.
[44] Y. Jang and M. M. Jovanovic, "Light-load efficiency optimization method," IEEE Transactions on Power Electronics, vol. 25, no. 1, pp. 67-74, 2010.
[45] A. A. Fardoun, E. H. Ismail, N. M. Khraim, A. J. Sabzali, and M. A. Al-Saffar, "Bridgeless high-power-factor buck-converter operating in discontinuous capacitor voltage mode," IEEE Transactions on Industry Applications, vol. 50, no. 5, pp. 3457-3467, 2014.
[46] S. Singh, B. Singh, G. Bhuvaneswari, V. Bist, A. Chandra, and K. Al-Haddad, "Improved-power-quality bridgeless-converter-based multiple-output smps," IEEE Transactions on Industry Applications, vol. 51, no. 1, pp. 721-732, 2015.
[47] S. Singh, B. Singh, G. Bhuvaneswari, and V. Bist, "A power quality improved bridgeless converter-based computer power supply," IEEE Transactions on Industry Applications, vol. 52, no. 5, pp. 4385-4394, 2016.
[48] V. Bist and B. Singh, "An adjustable-speed PFC bridgeless buck-boost converter-fed bldc motor drive," IEEE Transactions on industrial electronics, vol. 61, no. 6, pp. 2665-2677, 2014.
[49] S.-H. Yang, C.-H. Meng, C.-C. Chiu, C.-W. Chang, K.-H. Chen, Y.-H. Lin, S.-R. Lin, and T.-Y. Tsai, "A buck power factor correction converter with predictive quadratic sinusoidal current modulation and line voltage reconstruction," IEEE Transactions on Industrial Electronics, vol. 63, no. 9, pp. 5912-5920, 2016.
[50] X. Wu, J. Yang, J. Zhang, and Z. Qian, "Variable on-time (VOT)-controlled critical conduction mode buck PFC converter for high-input AC/DC HBLED lighting applications," IEEE Transactions on Power Electronics, vol. 27, no. 11, pp. 4530-4539, 2012.
[51] X. Zhang, J. Xu, B. Bao, and G. Zhou, "Asynchronous-switching map-based stability effects of circuit parameters in fixed off-time controlled buck converter," IEEE Transactions on Power Electronics, vol. 31, no. 9, pp. 66866697, 2016.
[52] A. H. Memon, K. Yao, Q. Chen, J. Guo, and W. Hu, "Variable-on-time control to achieve high input power factor for a CRM-integrated buck-flyback PFC converter," IEEE Transactions on Power Electronics, vol. 32, no. 7, pp. 5312-5322, 2017.
[53] Q.-Q. Li, X.-Q. Lai, Q. Ye, and B. Yuan, "Fixed-frequency adaptive on-time buck converter with ramp compensation," IET Power Electronics, vol. 9, no. 9, pp. 1801-1807, 2016.
[54] M. Malekanehrad and E. Adib, "Bridgeless single-phase step-down PFC converter," IET Power Electronics, vol. 9, no. 14, pp. 2631-2636, 2016.
[55] X. Wu, J. Yang, J. Zhang, and M. Xu, "Design considerations of soft-switched buck PFC converter with constant on-time (COT) control," IEEE Transactions on Power Electronics, vol. 26, no. 11, pp. 3144-3152, 2011.
[56] "MOSFET FDD6N25 data sheet," Fairchild Semiconductors company, vol. 2.1, 2014.
[57] L. Chen and F. Z. Peng, "Dead-time elimination for voltage source inverters," IEEE Transactions on Power Electronics, vol. 23, no. 2, pp. 574-580, 2008.
[58] Z. Zhang, F. Wang, D. J. Costinett, L. M. Tolbert, B. J. Blalock, and H. Lu, "Dead-time optimization of sic devices for voltage source converter," in Applied Power Electronics Conference and Exposition (APEC), 2015 IEEE. IEEE, 2015, pp. 1145-1152.
[59] S. Lee, S. Jung, C. Park, C.-T. Rim, and G.-H. Cho, "Accurate dead-time control for synchronous buck converter with fast error sensing circuits," IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 60, no. 11, pp. 3080-3089, 2013.
[60] H. Fujita, "A resonant gate-drive circuit capable of high-frequency and highefficiency operation," IEEE Transactions on Power Electronics, vol. 25, no. 4, pp. 962-969, 2010.
[61] T. López, G. Sauerlaender, T. Duerbaum, and T. Tolle, "A detailed analysis of a resonant gate driver for pwm applications," in Applied Power Electronics Conference and Exposition, 2003. APEC'03. Eighteenth Annual IEEE, vol. 2. IEEE, 2003, pp. 873-878.
[62] S. Pan and P. Jain, "A new pulse resonant MOSFET gate driver with efficient energy recovery," in Proc. IEEE PESC, 2006, pp. 1-5.
[63] N. Z. Yahaya, M. Begam et al., "A review on design considerations \& limitations of resonant gate drive circuit in vhf operations," IAENG Engineering Letters, vol. 17, no. 2, pp. 54-62, 2009.
[64] W. Eberle, Z. Zhang, Y.-F. Liu, and P. C. Sen, "A current source gate driver achieving switching loss savings and gate energy recovery at 1-mhz," IEEE Transactions on Power Electronics, vol. 23, no. 2, pp. 678-691, 2008.
[65] Z. Zhang, W. Eberle, P. Lin, Y.-F. Liu, and P. C. Sen, "A 1-mhz highefficiency 12 -v buck voltage regulator with a new current-source gate driver," IEEE Transactions on Power Electronics, vol. 23, no. 6, pp. 2817-2827, 2008.
[66] W. Eberle, Y.-F. Liu, and P. C. Sen, "A new resonant gate-drive circuit with efficient energy recovery and low conduction loss," IEEE Transactions on Industrial Electronics, vol. 55, no. 5, pp. 2213-2221, 2008.
[67] "MOSFET SI3588DV data sheet," Vishay Siliconix company, vol. 2.1, 2009.
[68] F. Company, "Power analyzer data sheet, fluke norma 5000," http://www.transcat.com/media/pdf/FlukeNorma4K5K.pdf, vol. 2.1.
[69] V. Bist and B. Singh, "A brushless dc motor drive with power factor correction using isolated zeta converter," IEEE Transactions on Industrial Informatics, vol. 10, no. 4, pp. 2064-2072, 2014.
[70] A.-C. Pop, J. J. Gyselinck, D. E. Pinto, and I. Vintiloiu, "Optimization of low-power brushless pm-machines for automotive applications with focus on high-volume mass production," IEEE Transactions on Industrial Electronics, vol. 64, no. 12, pp. 9767-9775, 2017.
[71] C. D. Brown and B. Sarlioglu, "Reducing switching losses in BLDC motor drives by reducing body diode conduction of MOSFETs," IEEE Transactions on Industry Applications, vol. 51, no. 2, pp. 1864-1871, 2015.
[72] V. Bist and B. Singh, "PFC cuk converter-fed bldc motor drive," IEEE Transactions on Power Electronics, vol. 30, no. 2, pp. 871-887, 2015.
[73] "MOSFET SCT2450KE data sheet," ROHM semiconductor company, vol. www.rohm.com, 2017.
[74] "MOSFET SCT2120AF data sheet," ROHM semiconductor company, 2017.
[75] I. Company, "MOSFET IPx60R190C6 data sheet," Infineon data sheet, vol. 2.1, 2010.
[76] J. Biela, M. Schweizer, S. Waffler, and J. W. Kolar, "Sic versus sievaluation of potentials for performance improvement of inverter and dc-dc converter systems by sic power semiconductors," IEEE Transactions on industrial electronics, vol. 58, no. 7, pp. 2872-2882, 2011.
[77] A. Vazquez, A. Rodriguez, M. Fernandez, M. M. Hernando, E. Maset, and J. Sebastian, "On the use of front-end cascode rectifiers based on normally on sic jfet and Si MOSFET," IEEE Transactions on Power Electronics, vol. 29, no. 5, pp. 2418-2427, 2014.
[78] N. Kaminski and O. Hilt, "Sic and gan devices-wide bandgap is not all the same," IET Circuits, Devices \& Systems, vol. 8, no. 3, pp. 227-236, 2014.
[79] A. E. Awwad, P. Birgel, and S. Dieckerhoff, "Investigation of 1.2 kv SiC MOSFETs for hard-and soft-switching converters," in Power Electronics and Applications (EPE'14-ECCE Europe), 2014 16th European Conference on. IEEE, 2014, pp. 1-10.
[80] Z. Chen, Y. Yao, M. Danilovic, and D. Boroyevich, "Performance evaluation of sic power MOSFETs for high-temperature applications," in Power Electronics and Motion Control Conference (EPE/PEMC), 2012 15th International. IEEE, 2012, pp. DS1a-8.
[81] V. Vlatkovic, D. Borojevic, and F. C. Lee, "Input filter design for power factor correction circuits," IEEE Transactions on Power Electronics, vol. 11, no. 1, pp. 199-205, 1996.
[82] Y. Jang and R. W. Erickson, "Physical origins of input filter oscillations in current programmed converters," IEEE Transactions on Power Electronics, vol. 7, no. 4, pp. 725-733, 1992.

## List of Abbreviations

| AC | Alternating Current |
| :--- | :--- |
| ACM | Average Current Mode |
| ARCPI | Auxiliary Resonant Commutated Pole Inverter |
| BCM | Boundary Conduction Mode |
| CCM | Continuous Conduction Mode |
| COT | Constant On Time |
| CRM | CRitical conduction Mode |
| DBR | Diode Bridge Rectifier |
| DC | Direct Current |
| FFT | Fast Fourier Transformation |
| HSI | Hard Switching Inverter |
| HV MOSFET | High Voltage MOSFET |
| IGBT | Isulated Gate BipolarTransistor |
| LV MOSFET | Low Voltage MOSFET |
| MOSFET | Metal Oxide Semiconductor Field Effect Transistor |
| PF | Power Factor |
| PFC | Power Factor Correction |
| PWM | Pulse Width Modulation |
| RGD | Resonant Gate Drive |
| RMS | Root Mean Square |
| THD | Total Harmonics Distortion |

## Appendix A

## MATLAB Code for Loss

## Computation - Proposed PFC

```
%% General Informations
fmod = 50; % Fundamental (electrical) freq. in Hz
Pmax = 70; % Maximum output power in W
Popt = 7; % Optimal output power in W (3-phase)
% RMS universal voltage (customer Voltage)
Vcus_vec= 90:30:270;
% LL Max output voltage in V
Vomax = 0.8*(sqrt(2)*Vcus_vec);
9 % LL Optimum output voltage in V
10 Voopt = 0.2*Vomax
1 \text { \% Max Peak of the load current in A}
2 Iomax = 2*Pmax./(sqrt(3)*Vomax);
3 % Optimum Peak of the load current in A
4 Ioopt = 2*Popt./(sqrt(3)*Voopt);
5 Vo = 20;%50; % output voltage
6 Vb = 50;%90; % boundary voltage
7 \text { \% Half of fundamental period}
t t = (0:0.5/fmod / 1000:0.5/fmod);
9 Lo = 69 0e-6*3;
effi = 0.95; % Desired efficiency
21 Rgx = 12;
2 Vfdd = 0.6;
2 Rfdd = 0.7;
stp = 20;
5 Rl = 0.139*3;
delay 11= 150e-9;
27 delay22= 150e-9;
```

```
OperationBB = { 'CRMBB-Res', 'CRMBB+Res'};
OperationBB = OperationBB {2};
% with noise means with additional signal
OnTime = {'without_noise',' with_noise'};
OnTime = OnTime{1};
%% Initialization
Dbuck = zeros(length(Vcus_vec), length(t));
    t_buck = Dbuck; t_buck_boost = Dbuck; Ts = Dbuck;
    fs = Dbuck; iLo_p = Dbuck; mat1 = Dbuck;
mat2 = Dbuck; Ton = zeros(length(Vcus_vec),1);
ILo_av = Dbuck; IACI_rms = Ton; theta0 = Ton; Toff = Dbuck;
PF_BB= Ton; THD_BB = Ton; t_3bb = Dbuck; Ton_cons = Ton;
    I_cond1 = Dbuck; I_cond2 = I_cond1;
    fs_min = Dbuck; fs_max = Dbuck;
%% MOSFET Data sheet
MOSFETBB = {'M65R1400CFD2'};
ind = 1:length(MOSFETBB);
filename = [MOSFETBB{ind }];
load (['DeviceDefinitionFolder\xy' filename '.mat']);
P_cond_DBRB = zeros(1, length(Vcus_vec));
P_cond_BuckB = P_cond_DBRB; P_sw_BuckB = P_cond_DBRB; Pgt_BuckB = P_cond_DBRB;
Pt_BuckB = P_cond_DBRB; P_gt_QA = P_cond_DBRB; P_gt_QB = P_cond_DBRB; P_gt_Qop =
        P_cond_DBRB ;
for indvcus = 1:length(Vcus_vec)
        Vcus = Vcus_vec(indvcus);
        Vac_vec}=\mathrm{ sqrt(2)*Vcus*sin (2*pi*fmod}*\textrm{t})
        %boundary angle rad
        theta0(indvcus) = asin(Vb/(sqrt(2)*Vcus));
        I1 = find(Vac_vec >= Vb); % Buck Mode
        for indi1= 1:length(I1);
            ii1 = I1(indi1);
            % duty cycle B
            Dbuck(indvcus, ii1) = Vo./(sqrt (2)*Vcus*sin (2*pi*fmod*t(ii1)));
            t_buck(indvcus, ii1)= t(ii1);
            mat1(indvcus,ii1) = 1;
        end
        I2 = find(Vac_vec < Vb); % Buck-Boost Mode
        for indi2= 1:length(I2);
            ii2 = I2(indi2);
            % duty cycle BB
            Dbuck(indvcus, ii 2) = Vo./( sqrt (2) *Vcus*sin (2*pi*fmod*t(ii2))+Vo);
            t_buck_boost(indvcus, ii 2) = t(ii2);
```

```
    mat2(indvcus,ii2)= 1;
end
k = 0.85; % Design factor
Ton_cons(indvcus)=2*(pi*Popt/effi)./(k*trapz(2*pi*fmod*t,mat2(indvcus,: )
    .* (((sqrt (2)*Vcus*sin (2* pi*fmod *t)).^ 2*Vo) ./ (Lo* (sqrt (2)*Vcus*sin ( 2* pi *
```



```
    (2* pi*fmod*t)-Vo)/Lo)));
switch OnTime
    case 'without_noise'
        Ton = Ton_cons(indvcus)*ones(1, length(t));
    case 'with_noise'
        Ton = Ton_cons(indvcus)*(1-0.33*\operatorname{sin}(3*2* pi*fmod*t) -0.05*\operatorname{sin}(5*2* pi*
            fmod*t));
end
switch OperationBB
    case 'CRMBB-Res'
        t_3bb(indvcus,:) = 0;
    case 'CRMBB+Res'
        % Resonance MOSDE
        t_rvBB = zeros(1, length(t));
            t_res_omegaBB = t_rvBB;
            I_rBB = zeros(stp+1,length(t));
            t_cBB = I_rBB; i_bb= zeros(1, length(t)); V_os_LfBB= i_bb;
            indbb = find(Vac_vec > 2*Vo);
            V_os_iBB = 0:2*Vo/stp :2*Vo;
            V_os_LBB = Vac_vec(indbb);
            for indlbb = 1:length(indbb)
                V_os_fBB = 0:V_os_LBB(indlbb)/stp:V_os_LBB(indlbb);
                %estimate the boost current:
                %Energy in Coss at 2*Vo:
                Coss_vobb= interp1(xos_data, yos_data*1e-12,V_os_iBB,'spline');
                E_os_ibb = trapz(V_os_iBB,V_os_iBB.* Coss_vobb);
                % Energy in Coss at (Vac(indb)>2*Vo) :
                Coss_vfbb= interp1(xos_data, yos_data*1e-12,V_os_fBB,'spline');
                E_os_fbb = trapz(V_os_fBB,V_os_fBB.* Coss_vfbb);
                % Net energy stored in Lo
                E_L_tbb = E_os_fbb-E_os_ibb;
                % Estimated boost current:
                i_bb(indbb(indlbb)) = sqrt (2*E_L_tbb/Lo);
                V_os_LfBB(indbb(indlbb))= V_os_LBB(indlbb);
```

```
            end
        for indt_rbb=1:length(t)
            I_bBB = -i_bb(indt_rbb);
            VrecBB = Vac_vec(indt_rbb);
            mode3_BuckB;
            tr_tBB = [0 cumsum(t_rBB)];
            t_rvBB (:, indt_rbb) = max(tr_tBB);
            t_cBB(:,indt_rbb) = [0 cumsum(t_rBB)]';
            I_rBB(:, indt_rbb) = i_rbb ';
            t_res_omegaBB(:, indt_rbb) = mean(2* pi./omegabb);
                end
                t_3bb(indvcus,:) = t_rvBB;
end
for indi1= 1:length(I1);
    ii1 = I1(indi1);
    Toff(indvcus,ii1)=((Vac_vec(ii1)-Vo)/Vo).*Ton(ii1);
    Ts(indvcus,ii1)= Ton(ii1)+Toff(indvcus,ii1)+t_3bb(indvcus, ii1)+delay11+
        delay22;
    fs(indvcus, ii1)= 1/Ts(indvcus, ii1);
    fs_min(indvcus, ii1 )= Vo/(Ton(ii1)*sqrt(2)*Vcus);
    fs_max(indvcus, ii1)= 1/(Ton(ii1));
    iLo_p(indvcus,ii1) = mat1(indvcus,ii1) .*(sqrt(2)*Vcus*sin (2*pi*fmod*t(ii1))
        -Vo)*Ton(ii1 )/Lo;
    ILo_av(indvcus, ii1 )= iLo_p(indvcus,ii1)*Vo./(2*sqrt (2) *Vcus*sin (2*pi*fmod *t
        (ii1)));
    I_cond1(indvcus,ii1) = iLo_p(indvcus,ii1);
end
for indi2= 1:length(I2);
            ii2 = I2(indi2);
            Toff(indvcus, i i 2)=(Vac_vec( i i 2 )/Vo) *k*Ton( i i 2 );
            Ts(indvcus, ii 2 )=Ton(ii2)+Toff(indvcus, ii 2 )+t_3bb(indvcus, ii 2)+delay11+
        delay22;
    fs(indvcus, ii 2)=1/Ts(indvcus, i i 2);
    fs_min(indvcus, ii 2 ) = Vo/(k*Ton(ii 2 ) *(1+sqrt (2)*Vcus));
    fs_max (indvcus, ii 2 ) = 1/(k*Ton( ii 2 ) );
    iLo_p(indvcus, ii 2)=mat2(indvcus, ii 2) .*( sqrt (2)*Vcus*sin (2*pi*fmod*t(ii 2))
        ) *\textrm{k}*\operatorname{Ton(in 2 )/Lo;}
    ILo_av(indvcus, ii 2 ) = iLo_p(indvcus,ii2 )*Vo./(2*(sqrt (2)*Vcus*sin (2*pi*
        fmod*t(ii2))+Vo*mat2(indvcus,ii2)));
    I_cond2(indvcus,ii2) = iLo_p(indvcus,ii2);
end
IACI_rms(indvcus) = rms(ILo_av(indvcus,:));
```

    PF_BB(indvcus) \(=(\) Popt \(/\) effi \() . /(\) Vcus*IACI_rms (indvcus) \()\);
    \(\operatorname{THD} \_\mathrm{BB}(\) indvcus \()=\operatorname{sqrt}\left(\left(1 / \mathrm{PF} \_\mathrm{BB}(\text { indvcus })\right)^{\wedge} 2-1\right) ;\)
    $\%$ Loss analysis:
\% Mode 1
$\mathrm{t} 1 \mathrm{BB}=(0: 1 / \mathrm{stp}: 1)^{\prime} *$ Ton $;$
Il1BB $=(\mathrm{t} 1 \mathrm{BB} /$ Ton $) *$ iLo_p (indvcus,$:) ;$
\% Mode 2
t2BB $=(0: 1 / \operatorname{stp}: 1) ' * \operatorname{Toff}($ indvcus,$:) ;$
Il2BB $=-(\mathrm{t} 2 \mathrm{BB}-\operatorname{repmat}(\operatorname{Toff}(\operatorname{indvcus},:), \operatorname{stp}+1,1)) / \operatorname{Toff}(\operatorname{indvcus},:) * i L o \_p(i n d v c u s$
,: ) ;
\% To compute the diode and the channel currents - MOSFETs:
\%Body Diode current of MOSFETs (Q\_Bn, $\mathrm{Q} \backslash$ _an)-Mode 1:
$\operatorname{Id} 1=(\operatorname{Rds} * \mathrm{Il1BB}-\mathrm{Vdf}) /(\mathrm{Rds}+\mathrm{Rf}) ;$
\% Channel current
$\operatorname{Ich} 1=(\mathrm{Vdf}+\mathrm{Rf} * \operatorname{Il} 1 \mathrm{BB}) /(\mathrm{Rds}+\mathrm{Rf}) ;$
\% Body Diode current of MOSFETs (synch-rec)-Mode 2:
$\operatorname{Id} 2=($ Rds $* \mathrm{Il} 2 \mathrm{BB}-\mathrm{Vdf}) /(\mathrm{Rds}+\mathrm{Rf}) ;$
\% Channel current
$\operatorname{Ich} 2=(\mathrm{Vdf}+\mathrm{Rf} * \mathrm{Il} 2 \mathrm{BB}) /(\mathrm{Rds}+\mathrm{Rf}) ;$
\%Check the channel and the diode current-Main switches:
\% Mode 1:
indsI1 $=$ find $(\operatorname{Id} 1<0) ;$
$\operatorname{Ich} 1(\operatorname{indsI} 1)=\operatorname{Il1BB}($ indsI1 $)$;
$\operatorname{Id} 1(\operatorname{indsI} 1)=0 ;$
\% Mode 1:
indsI2 $=$ find $(\operatorname{Id} 2<0) ;$
$\operatorname{Ich} 2(\operatorname{indsI} 2)=\operatorname{Il2BB}($ indsI2 $)$;
$\operatorname{Id} 2(\operatorname{indsI} 2)=0 ;$
\% Loss analysis Conventional Buck:
\% Conduction losses-Mode 1:
indvac $=$ indvcus;
E_cond_Mod1BB_DBR $=\left(\operatorname{Vfdd} *\left(\mathrm{k} * \mathrm{I}_{-} \operatorname{cond} 1(\mathrm{indvcus},:) / 2+\mathrm{I}_{-}\right.\right.$cond2 $\left.(\mathrm{indvcus},:) / 2\right)+(\operatorname{Rfdd}$

$\left.\operatorname{trapz}(\operatorname{Id} 1)+\operatorname{Rf} * \operatorname{trapz}\left(\operatorname{Id} 1 .{ }^{\wedge} 2\right)\right) *(1 / \operatorname{stp}) . * \operatorname{Ton} ;$
E_cond_Mod1BB_SWI $=\left((\operatorname{Rds}) *\left(\mathrm{k} *\left(\mathrm{I}_{-} \operatorname{cond} 1(\mathrm{indvcus},:){ }^{\wedge} 2 / 3\right)+(\mathrm{I}\right.\right.$ _cond2(indvcus,$:)$
$. \wedge 2 / 3))) \cdot * \operatorname{Ton}+\left(\operatorname{Rds} * \operatorname{trapz}\left(\operatorname{Ich} 1 .{ }^{\wedge} 2\right)\right) *(1 /$ stp $) . *$ Ton $;$
\% Conduction losses-Mode 2:
E_cond_Mod2BB_SWI $=($ Rds $) *\left(\operatorname{I}\right.$ _cond1 $($ indvcus,$\left.:) . \wedge 2 / 3+I_{-} \operatorname{cond} 2(\operatorname{indvcus},:) . \wedge 2 / 3\right) . *$
Toff(indvac, :) ;
switch OperationBB
case 'CRMBB-Res '
E_cond_Mod3BB $=0$;
\% The switching losses:

```
% Interpolate Coss, Crss:
    interpolCaps_kconv;
% Turn on losses:
% Reise time calculation/current: nominal rise time
    trn}=(\operatorname{Rg}+\textrm{Rgx})*\mathrm{ Ciss * log ((Vdr-Vth) /(Vdr-Vgp));
% new rise time
    tr = (trn/In)*iLo_p(indvac,:);
% gate current Igon
    Ig_onB = (Vdr-Vgp)}/(\operatorname{Rg}+Rgx)
    v_ds_buckB = 0:0.1*(Vac_vec +1e - 5):Vac_vec +1e - 5;
    Efv_mat_buckB = zeros(1,length(t)); Erv_matB = Efv_mat_buckB;
    tf_vmat_buckB = Qgd_on_BuckB (:, indvac )*((1-Rds*...
            iLo_p(indvac,:)./(Vac_vec+1e-5))/Ig_onB );
        p_on_BuckB = v_ds_buckB'*iLo_p(indvac,: );
        for n = 1:length(iLo_p(indvac,:));
        Efv_mat_buckB(n) = trapz(tf_vmat_buckB(:, n),p_on_BuckB(:,n));
    end
% This includes the integration of load current and ds voltage over voltage
    fall time plus the losses during the current rise time
    EonMv_BuckB = Efv_mat_buckB; %sum(Efv_mat);
    EonMi_BuckB = 0.5*(Vac_vec.*iLo_p(indvac ,: )).*tr ;
    % The losses due to the reverse recovery charge
    EonrrB= 0;
    % The losses due to the output capacitance
    Eoss_BuckB = Qoss_BuckB(indvac)})*(\mathrm{ Vac_vec );
    % Turn off losses:}
    % Fall time calculation: nominal fall time
    tfn}=(\textrm{Rg}+\textrm{Rgx})*\mathrm{ Ciss * log (Vgp/Vth);
    % new fall time
    tf = (tfn/In)*iLo_p(indvac,:);
    % gate currentIgoff
    Ig_offB = Vgp/(Rg+Rgx );
    tr_vmat= Qgd_off_BuckB(:, indvac)*((1-Rds*iLo_p(indvac ,:)./(Vac_vec+1e
        -5))/ Ig_offB );
    p_off_BuckB = v_ds_buckB'*iLo_p(indvac,: );
    for n = 1:length(iLo_p(indvac,:))
        Erv_matB(n) = trapz(tr_vmat (:, n), p_off_BuckB (:, n));
    end
    % Energy losses in turn off state of MOSFET
    EoffMv_BuckB = Erv_matB; %sum(Erv_mat);
    EoffMi_BuckB = 0.5*(Vac_vec.*iLo_p(indvac,:)).*tf;
    % Energy losses in turn off state of DIODE
    EoffDB= 0;
```

```
            EoffM_BuckB=(EoffMi_BuckB+EoffMv_BuckB);
            % Energy losses in turn on state in MOSFET
            EonM_BuckB=(EonMi_BuckB+EonMv_BuckB+EonrrB+Eoss_BuckB);
        c ase 'CRMBB+Res '
        E_cond_Mod3BB = Rl*trapz(I_rBB.^2).*t_3bb(indvcus,:)*(1/stp);
        % The switching losses:
            % Interpolate Coss, Crss:
            interpolCaps_kconv;
            % This includes the integration of load current and ds voltage over
                voltage fall time plus the losses during the current rise time
            EonMv_BuckB = 0; %ZVS
            EonMi_BuckB = 0; %ZCS
            % The losses due to the reverse recovery charge
            EonrrB= 0;
            % The losses due to the output capacitance
            Eoss_BuckB = 0; % soft switching
            % Turn off losses:
            %Fall time calculation: nominal fall time
            tfn}=(\textrm{Rg}+\textrm{Rgx})*\textrm{Ciss}*\operatorname{log}(\textrm{Vgp}/\textrm{Vth})
            % new fall time
            tf = (tfn/In)*iLo_p(indvac,: );
            EoffM_BuckB=(iLo_p (indvac ,:) .*tf).^2 / (4*6*Coss_BuckB );
            % Energy losses in turn on state in MOSFET
            EonM_BuckB=(EonMi_BuckB+EonMv_BuckB+EonrrB+Eoss_BuckB );
            end
%% Sum up switching losses
    % Conduction losses
    Econd_BuckB = E_cond_Mod1BB_SWI+E_cond_Mod2BB_SWI+E_cond_Mod3BB;
    % Total Switching losses in MOSFET
    Esw_BuckB = (EonM_BuckB+EoffM_BuckB);
    % Gate Drive Energy
    Egt_BuckB = Qgt*(Vdr/Vqg)*Vdr; % eq(4.20)
%Power losses:
    P_cond_DBRB(indvac) = (2*fmod)*trapz(t,E_cond_Mod1BB_DBR.*fs(indvac ,: ));
P_cond_BuckB (indvac) = (2*fmod) *trapz(t, Econd_BuckB.*fs(indvcus ,: ) );
P_sw_BuckB(indvac)=(2*fmod) *trapz(t,Esw_BuckB.* fs (indvcus,: ) );
P_gt_QA(indvac)=(2*fmod )*trapz(t (I2),(Egt_BuckB*ones (1, length(I2)) .* fs (
    indvcus, I2 ) ) ) +(2*50* Qgt *(Vdr/Vqg)*Vdr );
P_gt_QB(indvac) = (2*fmod)*trapz(t (I1),(Egt_BuckB*ones (1, length(I1)) .* fs (
        indvcus,I1)));
    P_gt_Qop(indvac) = (2*fmod)*trapz(t,(Egt_BuckB*ones (1, length(t)).*fs(
        indvcus,:)));
Pgt_BuckB(indvac) = P_gt_QA(indvac)+P_gt_QB(indvac)+P_gt_Qop(indvac);
```

Pt_BuckB(indvac) = P_cond_DBRB(indvac) +P_cond_BuckB(indvcus)+P_sw_BuckB( indvcus) + Pgt_BuckB(indvcus) ;

## end

\% Conventional Buck Mode Synch. Rec.
CRM_COTBUCK; \% This m. file simulates the conventional PFC, See Appendix B close all
$\% \%$ FFT:
\% Half of fundamental period
$\mathrm{t} \_\mathrm{n}=(0.5 / \mathrm{fmod}: 0.5 / \mathrm{fmod} / 1000: 1 / \mathrm{fmod}) ;$
figure (7) ; subplot (2, 1, 1) ;
$\mathrm{plot}\left(\mathrm{t} * 2 * 180 * \mathrm{fmod}, \operatorname{sqrt}(2) * \operatorname{Vcus\_ vec}(1) * \sin (2 * \mathrm{pi} * \operatorname{fmod} * \mathrm{t}),{ }^{\prime} \mathrm{b}-, \quad, \mathrm{t} \_\mathrm{n} * 2 * 180 * \mathrm{fmod}, \mathrm{sqrt}\right.$ (2) $*$ Vcus_vec $(1) * \sin \left(2 * \operatorname{pi} * \bmod * t_{\_} n\right), ' b-', \ldots$
'LineWidth ', 1.5 ) ; legend ('Vac_ $\mathrm{rrms}^{\prime}=90 \mathrm{~V}^{\prime}$ ) ; xlabel (' $\backslash$ Theta') ; set (gca, 'FontSize', 12 ) ; grid minor;hold off; ylabel('Line voltage'); set(gca, 'XLim', [0 360]); set (gca, '

FontSize', 12) ;
subplot (2,1,2);

LineWidth' , 1.5) ;
xlabel('\Theta') ; set (gca, 'FontSize', 12); grid minor;hold off; ylabel('Line current $\left.-m A^{\prime}\right)$

```
set(gca,'XLim',[0 360]); set(gca,'FontSize',12); legend('Iac_{av}@90V');
```

i_l_t_1 $=\left[\operatorname{ILo\_ av}(1,:)-I L o \_a v(1,:)\right] ;$
$i_{-} f f t_{-}=f f t\left(i_{-} l_{-} t_{-} 1\right) ;$
\% Ploting the FFT of line current:
i_fft_1_mag2 $=\operatorname{abs}\left(\right.$ i_fft_1 $\left.^{\prime}\right) /(2 * \operatorname{length}(\mathrm{t})) ;$

$i_{-} f f t_{-} 1_{-} m a g 1(2: e n d-1)=2 * i_{\_} f f t_{\_} 1_{-} \operatorname{mag} 1(2: e n d-1) ;$
\% Sampling freq.
$\mathrm{f}_{-} \mathrm{fs} 1=1 /(\mathrm{t}(2)-\mathrm{t}(1)) *(0: \operatorname{length}(\mathrm{t})) /(2 * \operatorname{length}(\mathrm{t})) ;$
figure (9) ; subplot (2, 1, 1) ;


rms $\left.\}=260 V^{\prime}\right)$; xlabel (' $\backslash$ Theta') ; set (gca, 'FontSize', 12) ;
grid minor; ylabel ('Line voltage'); set (gca, 'XLim', [0 360]) ; set (gca, 'FontSize', 12)
;
subplot (2, 1, 2) ;

LineWidth ', 1.5) ;
xlabel ('\Theta') ; set (gca, 'FontSize', 12) ; grid minor; hold off; ylabel('Line current-
$m A^{\prime}$ )

```
set(gca,'XLim',[0 360]); set(gca,'FontSize', 12); legend('Iac_{av}@260V');
i_l_t_end = [ILo_av(end,:) -ILo_av(end,:)];
i_fft_end = fft(i_l_t_end);
% Ploting the FFT of line current:
i_fft_end_mag2= abs(i_fft_end)}/(2*length(t))
i_fft_end_mag1 = i_fft_1_mag2 (1:(2*length(t))/2+1);
i_fft_end_mag1 (2:end - 1) = 2*i_fft_end_mag 1 (2:end - 1);
% Sampling freq.
f_fs2=1/(t(2)-t(1))*(0:length(t))/(2*length(t));
% IEC61000-3-2 standard: (NO LIMITS for EQUIPMANTS HAS LOWER POWER THAN
% 75W(RATED) ) ;
Hr_or}=[\begin{array}{lllllllllllllllllll}{0}&{1}&{0.02}&{0.09}&{0.02}&{0.04}&{0.02}&{0.03}&{0.02}&{0.02}&{0.02}&{0.01}&{0}&{0.01}&{0}&{0.01}&{0.0.0.01}
```



```
f_f_f}=0:35
figure(11); subplot (2,1,1);
plot(f_f_f ,Hr_or,'b', f_c_fs1/fmod, i_c_fft_1_mag1/i_c_fft_1_mag1(2),'r', f_fs 1/fmod
    , i_fft_1_mag1i_fft_1_mag1(2),'g',''LineWidth', 1.5);
set(gca,''FontSize',12);xlim([[0 35 ]) ; ylim([[0 1.1]);
grid minor; title('Single-Sided Amplitude Spectrum of i_ {ac}(t), 90V');
xlabel('Harmonics order'); ylabel('Amplitude spectrum');
legend('IEC61000-3-2','Conventional ','Proposed','Location',''best'); set(gca,'
    FontSize', 12); set(gca,' FontSize', 12);
subplot(2,1,2);
plot(f_f_f, Hr_or,'b-.', f_c_fs2/fmod, i_c_fft_end_mag1/i__c_fft_end_mag1 (2),'r-.',
    f_fs2/fmod, i_fft_end_mag1/i_fft_end_mag1 (2),'g-.',''LineWidth', 1.5); set (gca,'
    FontSize', 12);xlim([[0 35 []);ylim([[0 1.1]);
grid minor; title('Single-Sided Amplitude Spectrum of i_ {ac}(t), 260V');
xlabel('Harmonics order'); ylabel('Amplitude spectrum');
legend('IEC61000-3-2 ', 'Conventional', 'Proposed', 'Location', 'best');
set(gca,'FontSize',12);
figure(12);plot (2*fmod*t*180,[(Ton_cons(end)*1e6.*ones(1, length(t)))'(Ton_cons(
    end )*1e6.*(1-0.33*\operatorname{sin}(3*2*\textrm{pi}*\textrm{fmod}*\textrm{t})-0.05*\operatorname{sin}(5*2*\textrm{pi}*\textrm{fmod}*\textrm{t}))})\mathrm{ )'],'LineWidth '
    ,1.5);
set(gca,''FontSize',12); grid minor;xlim([00 180]);
xlabel('0'); ylabel('Time in \mu s'); legend('Ton','Ton+nois');
switch OperationBB
    c ase 'CRMBB+Res '
    figure(13);plot(2*fmod*t*180,[i_b, i_bb, Vac_vec'/10000 2*Vo/10000*ones(
        length(t),1)],'LineWidth', 1.5);
    set(gca,' FontSize', 12);xlim ([[0 180}])\mathrm{ ) ylim ([0 5 50e-3]); grid minor;
```

```
xlabel('\Theta'); ylabel('Boost current'); legend('I_ {b}-conventional','I_ {
    b}-proposed ');
end
figure(15); subplot(3,1,1);
plot(Vac_rms, fs_rms_min*1e-3,'b_-',Vcus_vec, fs_min(:, 1)*1e-3,'b ',Vac_rms,
    fs_rms_max * 1e-3,'r_-',Vcus_vec,fs_max (:, end) *1e-3,'r', ,'LineWidth', 2); grid
    minor;
xlabel('Vac_{rms} V'), ylabel('fs_{min-max (Vac_{rms}) kHz');xlim([80 280]);
legend('Conv. fs_ {min}','Prop. fs _ {min}','Conv. fs _ {max }','Prop. fs _ {max }','
    Location','BestOutside');
title('(d) Min-Max f_{s}');
subplot(3,1,2);
plot(Vac_rms,Ton_rms*1e6,'b—', Vcus_vec,Ton_cons*1e6, 'b ','LineWidth ', 1.5);
grid minor; legend('T_{con-on}', 'T_{prop-on}','Location','BestOutside');
xlabel('V_{rms} in V'); ylabel('Time in us'); set(gca,'FontSize',12);
xlim([80 280]);ylim([0 20]) ; title('(e) On Time');
subplot (3,1,3);
plot (2*t(I)*180*fmod,Tof_rms(end,I)*1e6,'b—_', 2*t*180*fmod,Toff(end,:)*1e6,'b','
    LineWidth', 1.5);
xlabel('0'),ylabel('Tim in us') ; grid minor; set(gca,'FontSize', 12);
legend('T_{con-off}','T_{prop-off}','Location','BestOutside');
title('(f) Off time at 270V_{rms}');ylim([00 30]);xlim([0 180]);
figure(16);plot (2*fmod*t*180,fs_rms (1,:)*1e-3,'b-', 2*fmod*t*180, fs (1,:)*1e-3,'b
    ', 2*fmod *t * 180, fs_rms(end ,:)*1e-3,'r_', 2*fmod*t*180, fs (end ,:)*1e-3,'r',',
    LineWidth', 2); grid minor;
legend('Conv. 90V', 'Prop. 90V','Conv. 260V','Prop. 260V','Location', 'Best');
xlabel('0');xlim([0 180]); set(gca,'FontSize', 12);
ylabel('f_{s} in kHz');
str = 'k';
num = k;
figure(14); subplot (2,1,1);
plot (t*2*180*fmod, 1000*ILo_av (1,:),'b',t_n*2*180*fmod, - 1e3*ILo_av (1,:),'b','
    LineWidth', 1.5);
hold on; plot (t*2*180*fmod, 1e3*max(ILo_av (1,:))*sin (2*pi*fmod*t),'b—_',t_n*2* 180*
    fmod,1 e3*max(ILo_av (1,:))*sin(2*pi*fmod*t_n),'b__','LineWidth', 1.5);
legend('Iac_{av}@90V');xlabel('\Theta'); set(gca,'FontSize', 12); hold on;
grid minor;hold off;ylabel('Line current mA');
set(gca,'XLim',[0 360]); set(gca,'FontSize', 12);
title([str '=, num2str(k)]);
```

```
subplot(2,1,2);
plot(t*2*180*fmod, 1000*ILo_av(end,:) ,'r',t_n*2* 180*fmod, - 1e3*ILo_av(end,:), 'r','
    LineWidth ', 1.5);
hold on;plot(t*2*180*fmod, 1e3*max(ILo_av (end,:)) *sin(2*pi*fmod*t),'r—',t_n
    *2*180*fmod, 1e3*max(ILo_av (end,: ) )*sin(2*pi*fmod*t_n),'r—', 'LineWidth', 1.5);
legend('Iac_{av}@260V');xlabel('\Theta');set(gca,'FontSize',12); hold on;
grid minor;hold off;ylabel('Line current mA');
set(gca,'XLim',[0 360]); set(gca,'FontSize',12);
title([str '= ' num2str(k)]);
%% mode3_BuckB
Vds_2bb = 0:(VrecBB+0.2)/stp:VrecBB+0.2; % Drain source of M2
Vds_1bb = VrecBB+0.2:-(VrecBB+0.2)/stp:0; % Drain source of M1
t_rBB}=\mathrm{ zeros(1, length(Vds_2bb) - 1);
i_rbb =zeros(1,length(Vds_2bb));
A_rbb = t_rBB; B_rbb = t_rBB; V_cbb = t_rBB;
Cds2bb = interp1(xos_data, yos_data*1e-12,Vds_2bb,'spline');
Cds1bb = interp1(xos_data, yos_data*1e-12,Vds_1bb,'spline');
Cresbb = Cds1bb+Cds2bb;
deltabb = Rl/(2*Lo); % Damping factor
omegabb = sqrt(-deltabb.^2+1./(Lo*Cresbb));
lambda_1bb = -deltabb +1i*omegabb;
lambda_2bb = - deltabb -1i*omegabb;
A_rbb (1) = (I_bBB-Cresbb (1)*lambda_2bb (1)*(Vo-VrecBB+Vds_1bb (1)))/(Cresbb (1)*(
    lambda_1bb (1)-lambda_2bb (1)));
B_rbb(1) = (-I_bBB+Cresbb (1)*lambda_1bb (1)*(Vo-VrecBB+Vds_1bb (1)))/(Cresbb (1) *(
    lambda_1bb(1)-lambda_2bb(1)));
i_rbb (1) = I_bBB;
V_cbb(1) = Vds_1bb(1);
t_rBB(1) = real((1/(1i*omegabb(1))*log((-(VrecBB-Vo-Vds_1bb (2)) + sqrt((VrecBB-
        Vo-Vds_1bb (2))^2-4*A_rbb (1)*B_rbb (1)))/(2*A_rbb (1)))));
for inddbb = 2:length(Vds_2bb)-1
V_cbb (inddbb) = A_rbb (inddbb -1)*exp(lambda_1bb (inddbb - 1)*t_rBB (inddbb -1))+B_rbb (
        inddbb -1)*exp (lambda_2bb (inddbb -1)*t_rBB (inddbb -1))+VrecBB-Vo;
i_rbb(inddbb ) = Cresbb (inddbb -1)*(A_rbb (inddbb - 1)*lambda_1bb (inddbb - 1)*exp (
        lambda_1bb (inddbb -1)*t_rBB (inddbb -1))+B_rbb (inddbb - 1)*lambda_2bb (inddbb -1)*
        exp(lambda_2bb (inddbb -1)*t_rBB(inddbb -1)));
```

A_rbb $($ inddbb $)=\left(\right.$ i_rbb $($ inddbb $)-C r e s b b(i n d d b b) * l a m b d a \_2 b b(i n d d b b) *(V o-V r e c B B+$
Vds_1bb(inddbb)) ) /( Cresbb (inddbb) $*\left(\operatorname{lambda\_ 1bb(inddbb)-lambda\_ 2bb(inddbb)));~}\right.$ B_rbb (inddbb $)=\left(-\mathrm{i} \_r b b(\right.$ inddbb $)+C r e s b b(i n d d b b) * l a m b d a \_1 b b(i n d d b b) *(V o-V r e c B B+$ Vds_1bb(inddbb) ) $) /\left(\operatorname{Cresbb}(\operatorname{inddbb}) *\left(\operatorname{lambda\_ 1bb}(\operatorname{inddbb})-l a m b d a \_2 b b(i n d d b b)\right)\right) ;$ t_rBB $($ inddbb $)=\operatorname{real}\left(\left(1 /(1 \mathrm{i} * \operatorname{omegabb}(\right.\right.$ inddbb $)) * \log \left(\left(-\left(\right.\right.\right.$ VrecBB $-\operatorname{Vo}-\mathrm{Vds} \_1 \mathrm{bb}($ inddbb +1$)$ $)+\operatorname{sqrt}\left(\left(\operatorname{VrecBB}-\mathrm{Vo}-\mathrm{Vds} \_1 \mathrm{bb}(\operatorname{inddbb}+1)\right)^{\wedge} 2-4 *\right.$ A_rbb$(\operatorname{inddbb}) *$ B_rbb $\left.\left.(\operatorname{inddbb})\right)\right) /(2 *$ A_rbb(inddbb)))));
end
inddbb $=$ length (Vds_2bb);
V_cbb $($ inddbb $)=A \_r b b($ inddbb -1$) * \exp \left(\right.$ lambda_1bb $($ inddbb -1$\left.) * t \_r B B(i n d d b b-1)\right)+B \_r b b($ inddbb -1$) * \exp \left(\right.$ lambda_2bb $\left.(\operatorname{inddbb}-1) * t \_r B B(\operatorname{inddbb}-1)\right)+V r e c B B-V o$;
$\mathrm{i}_{\_} \mathrm{rbb}($ inddbb $)=\operatorname{Cresbb}(\operatorname{inddbb}-1) *($ A_rbb $($ inddbb -1$) *$ lambda_1bb $($ inddbb -1$) * \exp ($ lambda_1bb $($ inddbb -1$) *$ t_rBB $($ inddbb -1$))+B \_r b b($ inddbb -1$) * l a m b d a \_2 b b(i n d d b b-1) *$ $\exp \left(\right.$ lambda_2bb $\left.\left.(\operatorname{inddbb}-1) * t \_r B B(\operatorname{inddbb}-1)\right)\right) ;$
figure (1) ; plot ([0 cumsum(t_rBB)], i_rbb,'LineWidth', 1.5) ; xlabel ('Time [S]'); ylabel ('Resonant current [A]') ; grid minor; set (gca, 'FontSize', 12) ;
figure (2); plot ([0 cumsum(t_rBB)],[V_cbb' Vds_1bb'], 'LineWidth', 1.5); xlabel ('
Time [S]') ; ylabel (\{'Capacitor Voltage [V]', 'Vds1'\}) ; grid minor; set (gca, '
FontSize', 12) ;

## Appendix B

## MATLAB Code for Loss

## Computation - Conventional PFC

```
%% General Informations
%See appendix A - General Information
Test = {'DC_test', 'AC_test'};
Test = Test {2};
Operation = {'CRM-Hard-Switching', 'CRM-ZVS'};
Operation = Operation {2};
%Select Test: DC or AC
switch Test
    case 'DC_test'
        Vac_rms = 90:30:300;
    case 'AC_test'
            Vac_rms = 90:30:270;
end
    %Initializations
Iac_av=zeros(length(Vac_rms), length(t));
theta0_rms=zeros(1, length(Vac_rms));
Vac}=\mp@code{zeros (1, length(t)); Ts_rms = Iac_av;
    fs_rms = Iac_av;Ton_rms = theta0_rms; IL_p = Iac_av;
    fs_rms_min = theta0_rms;intg_rms = theta0_rms; IAC_av = Iac_av;
        IAC_rms = theta0_rms;Tof_rms = Iac_av;
        D_buck = Iac_av; fs_rms_max = fs_rms_min;
        i_res = zeros(stp+1,length(t)); t_3 = Iac_av;
        I_Res = zeros (1,stp+1); Il1 = i_res; Il2 = i_res;
            Is = Iac_av; Isrms = Iac_av;
%%%%%%%%%%%%%%%%%%%%%%
P_cond_DBR = zeros(1, length(Vac_rms));
P_cond_Buck = P_cond_DBR; P_sw_Buck = P_cond_DBR;
```

```
Pgt_Buck = P_cond_DBR; Pt_Buck = P_cond_DBR;
P_DBR_only = P_cond_DBR; P_Buck_only = P_cond_DBR; P_Lo_only = P_cond_DBR;
P_Rse_only = P_cond_DBR; P_Div_only = P_cond_DBR;
    P_tot_only = P_cond_DBR;P_Buck_cond = P_cond_DBR;
    P_Buck_swit = P_cond_DBR;
%MOSFET Data sheet
MOSFET = {'M65R1400CFD2'};
ind = 1:length (MOSFET);
filename = [MOSFET{ind }];
load (['DeviceDefinitionFolder\xy' filename '.mat']);
for indvac = 1:length(Vac_rms)
    switch Test
        case ' DC_test'
            Vac_vec = Vac_rms(indvac).*ones(1,length(t));
            I = find(Vac_vec > Vo);
            Vac(I) = Vac_vec(I);
            Ton_rms(indvac) = Po*2*Lo/(eta *Vo*(Vac_rms(indvac)-Vo));
        case 'AC_test'
            Vac_vec = sqrt(2)*Vac_rms(indvac)*sin(2*pi*fmod*t);
            theta0_rms(indvac) = asin(Vo/(sqrt(2)*Vac_rms(indvac)));
            I = find(Vac_vec > Vo);
            Vac(I) = Vac_vec(I);
            intg_rms(indvac) = Vo*(2*sqrt(2)*Vac_rms(indvac)*\operatorname{cos}(theta0_rms(
                indvac))-Vo*(pi-2*theta0_rms(indvac)))/Lo;
            Ton_rms(indvac) = 2*(pi*Po/eta)./intg_rms(indvac); % Ton
        end
    switch Operation
        case 'CRM-ZVS'
            switch Test
                case 'AC_test'
                    %Resonance MOSDE}
                    t_rv = zeros(1, length(t(I))); t_res_omega = t_rv;
                    I_r = zeros(stp+1,length(t(I)));
                    t_c = I_r; i_b = zeros(1,length(t)); V_os_Lf = i_b;
                    indb = find(Vac>2*Vo);
                    V_os_i = 0:2*Vo/stp:2*Vo;
                    V_os_L = Vac(indb);
                for indl = 1:length(indb)
                    V_os_f = 0:V_os_L(indl)/stp:V_os_L(indl);
                    % Estimate the boost current:
                    % Energy in Coss at 2*Vo:
```

```
    Coss_vo = interp1(xos_data, yos_data*1e-12,V_os_i, 'spline
                ');
            E_os_i = trapz(V_os_i,V_os_i.* Coss_vo);
            % Energy in Coss at (Vac(indb)>2*Vo):
                    Coss_vf = interp1(xos_data, yos_data*1e-12,V_os_f,'spline
                ');
            E_os_f = trapz(V_os_f,V_os_f.* Coss_vf);
                    % Net energy stored in Lo
                    E_L_t = 8* E_os_f - E_os_i;
                    % Estimated boost current:
            i_b}(\operatorname{indb}(\textrm{indl}))=\operatorname{sqrt}(2*E_L_t/Lo)
            V_os_Lf(indb(indl))= V_os_L(indl);
        end
    case 'DC_test'
    %Resonance MOSDE
        t_rv = zeros(1, length(t(I))); t_res_omega= t_rv;
        I_r= zeros(stp+1,length(t(I)));
        t_c = I_r; i_b = zeros(1,length(t)); V_os_Lf = i_b;
        indb = find(Vac>Vo);
        V_os_i = 0:Vo/stp:Vo;
        V_os_L = Vac(indb);
        for indl = 1:length(indb)
            V_os_f = 0:V_os_L(indl)/stp:V_os_L(indl);
            % Estimate the boost current:
            % Energy in Coss at 2*Vo:
            Coss_vo = interp1(xos_data, yos_data *1e-12,V_os_i,'spline
                ');
            E_os_i = trapz(V_os_i, V_os_i.* Coss_vo);
            % Energy in Coss at ( Vac(indb)>2*Vo):
            Coss_vf = interp1(xos_data, yos_data*1e-12,V_os_f,'spline
                ');
            E_os_f = trapz(V_os_f,V_os_f.* Coss_vf);
            % Net energy stored in Lo
            E_L_t = 8* E_os_f - E_os_i;
            % Estimated boost current:
            i_b}(\textrm{indb}(\textrm{indl}))=\operatorname{sqrt}(2*E_L_t/Lo)
            V_os_Lf(indb(indl))= V_os_L(indl);
                end
end
for indt_r=1:length(t(I))
    I_b}=-\mp@subsup{\textrm{i}}{-}{\prime}\textrm{b}(\textrm{indt_r})
    t_don= Lo*abs(I_b)/Vo;
```

```
            Vrec = Vac(I(indt_r));
            mode3_Buck;
            tr_t = t_don +[0 cumsum( t_r )];
            t_rv(:, indt_r ) = max( tr_t );
            t_c}(:, indt_r)= t_don +[0 cumsum(t_r) ]';
            I_r (:, indt_r ) = i_r ';
            t_res_omega(:,indt_r) = mean(2*pi./omega);
            end
            t_3(indvac, I) = t_rv;
end
            %Inductor current and Toff
            IL_p (indvac, I) = (Vac}(I)-Vo)*Ton_rms(indvac)/Lo
            Tof_rms(indvac,I)=(Vac(I )-Vo)*Ton_rms(indvac)/Vo-delay 1-delay 2;
            Iac_av(indvac, I) = IL_p(indvac, I )*Vo./(2*Vac_vec (I));
            fs_rms_min(indvac)= Vo/(sqrt (2)*Vac_rms(indvac)*Ton_rms(indvac));
```



```
            %mean(Iac_av(indvac, I));
            IAC_av (indvac, I) = Iac_av(indvac,I );
            IAC_rms(indvac) = rms(Iac_avv(indvac, I));
switch Operation
    case 'CRM-Hard-Switching'
        t_3(indvac, I) = 0;
        t_don = 0;
        % fs per switching cycle
        fs_rms(indvac,I) = 1./(Ton_rms(indvac)+Tof_rms(indvac, I)+t_3(indvac,I
                )+delay 1+delay2);
        Ts_rms(indvac, I ) = (Ton_rms(indvac)+Tof_rms(indvac, I)+t_3(indvac, I) );
            % Ts per switching cycle
            % D per switching cycle
            D_buck(indvac, I) = Ton_rms(indvac)./(Ts_rms(indvac,I));
        case 'CRM-ZVS'
            % fs per switching cycle
            fs_rms(indvac,I)=1./(Ton_rms(indvac)+Tof_rms(indvac, I)+t_3(indvac,I
                )+delay 1+delay2);
            % Ts per switching cycle
            Ts_rms(indvac,I)=(Ton_rms(indvac)+Tof_rms(indvac,I)+t_3(indvac,I ));
            % D per switching cycle
            D_buck(indvac, I) = Ton_rms(indvac)./(Ts_rms(indvac, I ));
end
%Loss analysis Conventional Buck}
```

```
switch Operation
    case 'CRM-Hard-Switching'
        % Conduction losses:
        E_DBR_only = (2*Vfdd*IL_p(indvac,I )/2+2*Rfdd*(IL_p (indvac,I).^2/3))
            * Ton_rms(indvac);
        E_Buck_only=(Rds+R_pcb)*(IL_p(indvac,I).^2/3).*(Ton_rms(indvac)+
        Tof_rms(indvac,I)+t_don);
    E_RLo_only = Rl*(IL_p(indvac,I).^2/3).*Ts_rms(indvac,I);
    E_Rse_only = Rsens*(IL_p(indvac,I).^2/3).*Ts_rms(indvac,I);
    E_cond_Mod3 = 0;
    %The switching losses:
    %Interpolate Coss,Crss:
    interpolCaps_buck;
    % Turn on losses: Reise time calculation/current: nominal rise time
    trn = (Rg+Rgx_on)*Ciss*log ((Vdr-Vth)/(Vdr-Vgp));
    % new current rise time
    tr = (trn/In)*IL_p(indvac,I);
    % gate current Igon
    Ig_on = (Vdr-Vgp)/(Rg+Rgx_on);
    v_ds_buck = 0:0.1*Vac(I):Vac(I);
    Efv_mat_buck = zeros(1, length(t(I)));
    Erv_mat = Efv_mat_buck;
    tf_vmat_buck = Qgd_on_Buck(:,indvac)*((1-Rds*IL_p(indvac, I)./(Vac(I))
        )/Ig_on);
    p_on_Buck = v_ds_buck'*IL_p(indvac,I);
    for n = 1:length(IL_p(I));
        Efv_mat_buck(n) = trapz(tf_vmat_buck(:, n),p_on_Buck(:,n));
    end
    % This includes the integration of load current and ds voltage over
        voltage fall time plus the losses during the current rise time
        During the voltage fall time the resonant current must be used
        instead of the peak inductor current to compute EonMv_Buck
    EonMv_Buck = Efv_mat_buck;
    EonMi_Buck = 0.5*(Vac(I).*IL_p(indvac,I)).*tr;
    % The losses due to the reverse recovery charge
    Eonrr= 0*(Qrr/In)*IL_p(indvac,I).*Vac(I);
    % The losses due to the output capacitance and parasitic caps of Lo
    Eoss_Buck = Qoss_Buck.*Vac(I);
    Einst = ((C_Lo+C_N5)*Vac(I)).*Vac(I);
    %Turn off losses:
    %Fall time calculation: nominal fall time
        tfn =(Rg+Rgx)*Ciss*log(Vgp/Vth);
```

            \% new curren fall time
        \(\mathrm{tf} \mathrm{f}_{\mathrm{c}}=(\mathrm{tfn} / \mathrm{In}) * \mathrm{IL}_{-} \mathrm{p}(\) indvac, I\() ;\)
            \% Energy losses in turn off state of MOSFET
            EoffMv_Buck = Erv_mat; \%sum(Erv_mat);
            EoffMi_Buck \(=0.5 *\left(\operatorname{Vac}(I) . * I L_{\_} p(\operatorname{indvac}, I)\right) . * t f \_c ;\)
            \% Energy losses in turn off state of DIODE
            EoffD \(=0\);
            EoffM_Buck= EoffMv_Buck+EoffMi_Buck;
            end
    
EonM_Buck $=($ EonMi_Buck + EonMv_Buck + Eonrr + Eoss_Buck + Einst $) ;$
case 'CRM-ZVS'
\% Conduction losses:
E_DBR_only $=\left(2 * \operatorname{Vfdd} * L_{\text {_ }}\right.$ p $\left.(\operatorname{indvac}, I) / 2+2 * \operatorname{Rfdd} *\left(I L_{\_} p(\operatorname{indvac}, I) . \wedge 2 / 3\right)\right)$
.*Ton_rms (indvac) ;
$\mathrm{E}_{-} \mathrm{Buck}$ _only $=\left(\mathrm{Rds}+\mathrm{R}_{-} \mathrm{pcb}\right) *\left(\mathrm{IL}_{-} \mathrm{p}(\operatorname{indvac}, \mathrm{I}) .{ }^{\wedge} 2 / 3\right) \cdot *($ Ton_rms $(\mathrm{indvac})+$
Tof_rms (indvac, I ) +t_don);
E_RLo_only $=R 1 *\left(L_{-} p(i n d v a c, I) . \wedge 2 / 3\right) . * T s \_r m s(i n d v a c, I) ;$

$\mathrm{E} \_$cond_Mod $3=\mathrm{Rl} * \operatorname{trapz}\left(\mathrm{I}_{-} \mathrm{r} . \wedge 2\right) . * \mathrm{t}_{-} 3(\mathrm{indvac}, \mathrm{I}) *(1 / \mathrm{stp})$;
\%The switching losses:
\%Interpolate Coss, Crss:
interpolCaps_buck;
EonMv_Buck $=0 ; \%$ ZVS,
EonMi_Buck $=0 ; \%$ ZCS
\% The losses due to the reverse recovery charge
Eonrr= 0;
Eoss_Buck $=0$;
\%Turn off losses:
$\%$ Fall time calculation: nominal fall time
$\mathrm{tfn}=(\mathrm{Rg}+\mathrm{Rg} \mathrm{x}) * \mathrm{Ciss} * \log (\mathrm{Vgp} / \mathrm{Vth}) ;$
\% new curren fall time
$\mathrm{tf} \mathrm{f}_{-}=(\mathrm{tfn} / \operatorname{In}) * \mathrm{IL}_{-} \mathrm{p}($ indvac, I$) ;$
EoffM_Buck $=2 *\left(\mathrm{IL}_{-} \mathrm{p}(\operatorname{indvac}, \mathrm{I}) . * \mathrm{tf}\right.$-c $) . \wedge 2 /(4 * 6 *(\operatorname{Coss}$ Buck+C_Lo+C_N5+
C_prob) ) ;
\% Energy losses in turn on state in MOSFET
EonM_Buck=(EonMi_Buck+EonMv_Buck+Eonrr+Eoss_Buck) ;
end
\%Conduction Losses
Econd_Buck = E_DBR_only+E_Buck_only+E_cond_Mod3;
\%Sum up switching losses
\%Total Switching losses in MOSFET
Esw_Buck $=$ (EonM_Buck+EoffM_Buck) ;
\%Gate Drive Energy
Egt_Buck $=2 * \operatorname{Qgt} *(\operatorname{Vdr} / \operatorname{Vqg}) * \operatorname{Vdr} * \operatorname{ones}(1, \operatorname{length}(\mathrm{t}(\mathrm{I}))) ;$
\%Power losses:
P_cond_Buck (indvac) $=(2 * \operatorname{fmod}) * \operatorname{trapz}(t(I)$, Econd_Buck.*fs_rms (indvac, I));
P_sw_Buck(indvac) $=(2 * \bmod ) * \operatorname{trapz}(\mathrm{t}(\mathrm{I})$, Esw_Buck.*fs_rms (indvac, I));
Pgt_Buck(indvac) $=(2 *$ fmod $) *$ trapz (t (I) , Egt_Buck.*fs_rms (indvac, I) );
Pt_Buck (indvac) = P_cond_Buck(indvac) +P_sw_Buck (indvac) +Pgt_Buck (indvac);
P_DBR_only $($ indvac $)=(2 * \bmod ) * \operatorname{trapz}\left(t(I), E \_D B R \_o n l y . * f s \_r m s(i n d v a c, I)\right) ;$
P_Buck_cond $($ indvac $)=(2 *$ fmod $) * \operatorname{trapz}(\mathrm{t}(\mathrm{I}),($ E_Buck_only+E_cond_Mod3) $*$ fs_rms (
indvac, I));
P_Buck_swit $($ indvac $)=(2 *$ fmod $) * \operatorname{trapz}\left(t(I), E s w \_B u c k . * f s \_r m s(i n d v a c, I)\right) ;$
P_Buck_only (indvac) = P_Buck_cond (indvac) + P_Buck_swit (indvac) ;
P_Div_only (indvac) $=($ Vac_rms (indvac) $){ }^{\wedge} 2 / R d i v d ;$
P_Lo_only (indvac) $=0 *(2 *$ fmod $) * \operatorname{trapz}\left(\mathrm{t}(\mathrm{I}), \mathrm{E}_{-}\right.$RLo_only.*fs_rms(indvac, I$\left.)\right)$;
P_Rse_only (indvac) $=(2 *$ fmod $) *$ trapz $(t(I)$, E_Rse_only. $*$ fs_rms (indvac,$~ I))$;
P_tot_only (indvac) = P_DBR_only (indvac) +P_Buck_only (indvac) +P_Div_only (indvac
) + P_Lo_only (indvac) +P_Rse_only (indvac) ;
end
figure (26) ; plot (Vac_rms, P_DBR_only*1e3, 'b', Vac_rms, P_Buck_only*1e3, 'r', Vac_rms,
Pgt_Buck*1e3, 'b-o', Vac_rms, P_Div_only*1e3, 'k', Vac_rms, P_Rse_only*1e3, 'c',
Vac_rms, 1 e $3 *$ P_tot_only, 'g', 'LineWidth ', 1.5);
xlabel('V_\{rms\} in $\left.V^{\prime}\right)$; grid minor; ylabel('Losses mW');

Location', 'bestoutside ') ;
set (gca, 'FontSize', 12$) ; \operatorname{xlim}\left(\left[\begin{array}{ll}80 & 280\end{array}\right]\right) ; y \lim \left(\left[\begin{array}{ll}0 & \text { P_tot_only }(e n d) * 1 e 3+10\end{array}\right]\right) ;$
$\mathrm{PF}=\operatorname{zeros}(1$, length $($ Vac_rms $)) ; \mathrm{THD}=\mathrm{PF} ;$
for indvo $=1:$ length (Vac_rms)
PF (indvo) $=($ Po/eta).$/($ Vac_rms (indvo) $*$ IAC_rms (indvo) $) ;$
$\operatorname{THD}($ indvo $)=\operatorname{sqrt}\left((1 / \operatorname{PF}(\text { indvo }))^{\wedge} 2-1\right) ;$
end
\%FFT
i_c_t_1 $=\left[\operatorname{Iac} \_\right.$av $\left.(1,:)-\operatorname{Iac} \_a v(1,:)\right] ;$
$\mathrm{i}_{-} \mathrm{c}_{-} \mathrm{fft} \mathrm{f}_{-}=\mathrm{fft}\left(\mathrm{i}_{-} \mathrm{c}_{-} \mathrm{t}_{-} 1\right)$;
\% Ploting the FFT of line current:
$i_{-} c_{-} f t_{-} 1_{-} m a g 2=\operatorname{abs}\left(i_{-} c_{-} f f t_{-}\right) /(2 * \operatorname{length}(t)) ;$
i_c_fft_1_mag $1=$ i_c_fft_1_mag $2\left(1:(2 * l e n g t h(t))^{(2+1)}\right.$;

\% Sampling freq.

```
f_c_fs1 = 1/(t(2)-t(1))*(0:length(t))/(2*length(t));
i_c_t_end = [Iac_av(end,:) -Iac_av(end,:)];
i_c_fft_end = fft(i_c_t_end);
% Ploting the FFT of line current:
i_c_fft_end_mag2 = abs(i_c_fft_end )/ (2*length(t));
i_c_fft_end_mag1 = i_c_fft_end_mag2 (1:(2*length(t))/2+1);
i_c_fft_end_mag1 (2:end - 1) = 2*i_c_fft_end_mag1 (2:end - 1);
% Sampling freq.
f_c_fs2 = 1/(t(2)-t(1))*(0:length(t)) /(2*length(t));
%% mode3_Buck
% Initializations
%Vrec = max(Vac);
Vds_2 = 0:Vrec/stp:Vrec; % Drain source of M2
Vds_1 = Vrec:-Vrec/stp:0; % Drain source of M1
t_r = zeros(1, length(Vds_2)-1);
i_r = zeros(1, length(Vds_2));
A_r = t_r ; B_r = t_r; V_c = t_r ;
Cds2 = interp1(xos_data, yos_data*1e-12,Vds_2,'spline');
Cds1 = interp1(xos_data, yos_data*1e-12,Vds_1,'spline');
Cres = Cds1+Cds2+C_Lo+C_prob+C_N5;
delta = Rl/(2*Lo); % Damping factor
omega = sqrt(-delta.^^2+1./(Lo*Cres));
lambda_1 = -delta +1i*omega;
lambda_2 = -delta - 1i*omega;
A_r (1) = (I_b-Cres (1)*lambda_2 (1)*(Vo-Vrec+Vds_1 (1)) )/( Cres (1)*(lambda_1 (1)-
    lambda_2(1))) ;
B_r(1) = (-I_b+Cres(1)*lambda_1 (1)*(Vo-Vrec+Vds_1 (1)) )/(Cres (1)*(lambda_1 (1)-
    lambda_2(1))) ;
i_r (1) = I_b;
V_c(1) = Vds_1 (1);
t_r(1) = real( (1/(1i*omega(1))*log( (-(Vrec-Vo-Vds_1 (2)) + sqrt((Vrec-Vo-Vds_1
    (2) )^2-4*A_r (1)*B_r (1))) /(2*A_r (1) )) ) ;
for indd = 2:length(Vds_2)-1
V_c}(\mathrm{ indd ) = A_r (indd - 1)*exp (lambda_1 (indd - 1)*t_r (indd - 1) )+B_r (indd - 1)*exp (
    lambda_2 (indd - 1)*t_r (indd - 1))+Vrec-Vo;
```

```
    i_r (indd ) = Cres (indd - 1)* (A_r (indd - 1)*lambda_1 (indd - 1)*exp (lambda_1 (indd - 1)*
    t_r}(\mathrm{ indd - 1) )+B_r (indd - 1)*lambda_2 (indd - 1) *exp (lambda_2 (indd - 1) * t_r (indd
    -1)) );
A_r (indd) = (i_r (indd )}-\textrm{Cres}(\mathrm{ indd ) *lambda_2 (indd ) *(Vo-Vrec+Vds_1 (indd ) ) ) / (Cres (
        indd)*(lambda_1 (indd)-lambda_2 (indd)));
B_r (indd ) = ( - i_r (indd ) +Cres (indd ) *lambda_1 (indd ) *(Vo-Vrec+Vds_1 (indd ) ) )/(Cres (
    indd)*(lambda_1(indd)-lambda_2 (indd)));
t_r(indd ) = real( (1/(1 i*omega(indd ) )* log( (-(Vrec-Vo-Vds_1 (indd +1)) + sqrt((Vrec
    -Vo-Vds_1 (indd +1) )^ 2-4*A_r (indd )*B_r (indd ) ) )/(2* A_r(indd ) ) ) );
end
indd = length(Vds_2);
V_c}(\mathrm{ indd ) = A_r (indd - 1)*exp (lambda_1 (indd - 1) *t_r (indd - 1) )+B_r (indd - 1)*exp (
        lambda_2(indd - 1)*t_r (indd - 1))+Vrec-Vo;
i_r (indd ) = Cres (indd - 1)* (A_r (indd - 1)*lambda_1 (indd - 1)*exp (lambda_1 (indd - 1)*t_r (
    indd -1))+B_r (indd - 1)*lambda_2 (indd - 1)*exp (lambda_2 (indd - 1)*t_r (indd - 1) ) );
figure(1); plot([0 cumsum(t_r)],i_r) ; xlabel('Time [S]'); ylabel('Resonant current
    [A]') ; grid minor;
figure(2); plot([0 cumsum(t_r)],[V_c' Vds_1']) ; xlabel('Time [S]');ylabel({'
        Capacitor Voltage [V]','Vds1'});grid minor;
```


## Appendix C

## MATLAB Code for Loss

## Computation - HSI

```
% This code is to calculate the HARD SWITCHING losses in single leg inverter
    MOSFET Blocking Voltage
Blocking = {'High', 'Low'};
Blocking = Blocking {1};
% Test type
TESTHS = { 'ACTEST' , 'DCTEST' };
TESTHS = TESTHS {1};
for adj=1:4;
% Select type of dead time optimizazion
    Adjust={'nothing_adjusted',' adjust_positive_edge',', adjust_negative_edge', '
        adjust_both_edges'};
    Adjust=Adjust{adj};
% General information:
    fmod = 50; % Fundamental (electrical) freq. in Hz
    fs = 20e3; % Switching frequency in Hz
    Ts = 1/fs; % Switching time in sec
    Pmax = 70; % Maximum output power in W
    Popt = 7; % Optimal output power in W (3-phase)
    Vcus = 230; % RMS phase voltage (customer Voltage)
    % LL Max output voltage in V
    Vomax =0.8*(sqrt(2)*Vcus);
    switch Blocking
        case 'High
        % LL Optimum output voltage in V
            Voopt = 0.2*Vomax;
            Vdc_vec =20:30:350; % DC link voltage loop
        case 'Low'
```

```
            % LL Optimum output voltage in V
```

            % LL Optimum output voltage in V
            Voopt = 0.1*Vomax;
            Voopt = 0.1*Vomax;
            Vdc_vec=25:25:125; % DC link voltage loop
            Vdc_vec=25:25:125; % DC link voltage loop
    end
end
Vdcmax= sqrt(2)*Vcus; % Max DC supply voltage in v
Vdcmax= sqrt(2)*Vcus; % Max DC supply voltage in v
Vdcmin}=1/0.9*\mathrm{ Voopt; % Min DC supply voltage
Vdcmin}=1/0.9*\mathrm{ Voopt; % Min DC supply voltage
% Max Peak of the load current in A
% Max Peak of the load current in A
Iomax = 2*Pmax/(sqrt(3)*Vomax);
Iomax = 2*Pmax/(sqrt(3)*Vomax);
% Optimum Peak of the load current in A
% Optimum Peak of the load current in A
Ioopt = 2*Popt/(sqrt (3)*Voopt);
Ioopt = 2*Popt/(sqrt (3)*Voopt);
Rgx =18; % External gate resistance
Rgx =18; % External gate resistance
% Half of fundamental period
% Half of fundamental period
t =(0:Ts:0.5/fmod);
t =(0:Ts:0.5/fmod);
% Number of switching cycles over fmod
% Number of switching cycles over fmod
intint=(fs / (2*fmod ) ) +1;
intint=(fs / (2*fmod ) ) +1;
% N5000 capacitance of V.ch=20e-12 F
% N5000 capacitance of V.ch=20e-12 F
Cn5 = 20e-12;
Cn5 = 20e-12;
% Load cap = 310e-12F, Xavier's (157e-12)
% Load cap = 310e-12F, Xavier's (157e-12)
Cly = 157e-12;
Cly = 157e-12;
Ld = 10e-3; % Load inductance;
Ld = 10e-3; % Load inductance;
% Switches Type:
% Switches Type:
switch Blocking
switch Blocking
case 'High' % High blocking voltage MOSFET
case 'High' % High blocking voltage MOSFET
MOSFET = {'IRFR812PbF' };
MOSFET = {'IRFR812PbF' };
case 'Low' % Low blocking voltage MOSFET
case 'Low' % Low blocking voltage MOSFET
MOSFET = {'FDD6N25'};
MOSFET = {'FDD6N25'};
end
end
% Type of TEST
% Type of TEST
switch TESTHS
switch TESTHS
case 'ACTEST'
case 'ACTEST'
io= Ioopt*Sin (2*pi*fmod*t);
io= Ioopt*Sin (2*pi*fmod*t);
case 'DCTEST'
case 'DCTEST'
io= Ioopt;
io= Ioopt;
end
end
MOSFETloop
MOSFETloop
% Selection of The best five switches:
% Selection of The best five switches:
% best N switches
% best N switches
B=1:1;
B=1:1;
selectbest
selectbest
% MOSFET loop
% MOSFET loop
% Power losses initialization:
% Power losses initialization:
PconM_mat=zeros(length(Vdc_vec), length(MOSFET));
PconM_mat=zeros(length(Vdc_vec), length(MOSFET));
PconD_mat= PconM_mat; PcondM_mat = PconM_mat;

```
PconD_mat= PconM_mat; PcondM_mat = PconM_mat;
```

```
PswM_mat = PconM_mat; PswD_mat = PconM_mat;
Psw_mat = PconM_mat; Pgt_mat = PconM_mat;
Pt_mat = PconM_mat; Pcap_mat = PconM_mat;
% legend
legendStrings=cell (1, length(MOSFET) );
% Starting Switch loop/ MOSFET loop:
for indM=1:length (MOSFET)
        filename=[MOSFET{indM }];
        load (['DeviceDefinitionFolder\xy' filename '.mat']);
    % Interpolate Coss, Crss:
        interpolCaps;
        Name=[MOSFET{indM }];
        Num = indM;
        Qn5=zeros(length(Vdc_vec),1); Qly=zeros(length(Vdc_vec),1);
        tfv1 = zeros(length(Vdc_vec), length(io)); tfv2 = tfv1;
        trv1 = tfv1; trv2 = tfv1; Ton = tfv1; Toff = tfv1;
        pin = zeros(length(Vdc_vec), length(io)); pif = pin;
% Starting the voltage loop:
        voltageloopHS
% Power Calculations for all MOSFET types:
        PconM_mat(:,Num) = PconM;
        PconD_mat(:,Num) = PconD;
        PcondM_mat(: ,Num)= PcondM;
        Psw_mat(:,Num) = Psw;
        Pgt_mat(:,Num) = Pgt;
        Pt_mat(:,Num) = Pt;
        legendStrings {Num}=Name;
end
PconM =zeros(length(Vdc_vec),1); PconD=PconM;
PcondM=PconM; Psw =PconM;
Pgt =PconM; Pt =PconM;
EoffMi_mat=PconM; EoffMv_mat=PconM; EonMi_mat=PconM;
EonMv_mat=PconM; Eonrr_mat=PconM ; Eoss_mat=PconM;
for indVdc=1:length(Vdc_vec)
        Vdc=Vdc_vec(indVdc);
        % Modulation index (peak to peak phase voltage divided by Vdc):
        ma= (2/sqrt(3))*(Voopt/Vdc);
        % Duty cycle:
        D = 0.5*(1+ma*sin (2* pi*fmod *t)+ma/6*sin ( 3*2* pi*fmod*t));
        losses;
        switch TESTHS
            case 'ACTEST'
% Power Calculations for one bridge leg for one MOSFET type
```

```
        PconM(indVdc) = 2*fmod}*\mathrm{ trapz(t,EconM * fs);
        PconD(indVdc) = 2*fmod*trapz(t,EconD*fs);
        PcondM(indVdc)= PconM(indVdc)+PconD (indVdc);
        Pqrr(indVdc) = 2*fmod}*\operatorname{trapz(t,Eonrr*fs)}*0
        Pparas(indVdc)=2*fmod}*\operatorname{trapz(t, Einst*fs) *0;
        Psw(indVdc) = 2*fmod*trapz(t,Esw*fs)-Pqrr(indVdc)}-P\mathrm{ Paras(indVdc);
        Pgt(indVdc)= = * fmod*trapz(t, Egt*fs);
        Pt(indVdc) = PcondM(indVdc)}+\textrm{Psw}(\textrm{indVdc})+\textrm{Pgt}(\textrm{indVdc})+0*Pqrr(indVdc
            +0*Pparas(indVdc);
            case 'DCTEST'
% Power Calculations for one bridge leg for one MOSFET type:
            PcondM(indVdc) = EcondM*fs;
            EoffMi_mat(indVdc) = EoffMi;
            EoffMv_mat(indVdc) = EoffMv;
            EonMi_mat(indVdc) = EonMi;
            EonMv_mat(indVdc) = EonMv;
            Eonrr_mat(indVdc) = Eonrr;
            Eoss_mat(indVdc) = Eoss;
            Psw(indVdc)= Esw*fs;
            Pgt(indVdc) = Egt*fs;
            Pt(indVdc) = PcondM(indVdc)+Psw(indVdc)+Pgt(indVdc);
    end
end
is = Vdc*D.*(1-D)*Ts/Ld; % peak-peak rippile current
isrms= is/sqrt(12); % RMS rippile current
% CONDUCTION LOSSES in MOSFET and DIODE:
% Energy Conduction losses in MOSFET
EconM = (Rds*io.^2 +isrms.^ 2) . *D*Ts;
% Energy Conduction losses in DIODE
EconD = (Rds*io.^2+isrms.^2) .*(1-D)*Ts;
% Total MOSFET Conduction Energy Losses
EcondM= Rds*(io.^2+isrms.^ 2)*Ts;
% SWITCHING LOSSES in MOSFET and DIODE
% Turn on//Switching on MOSFET:
% Reise time calculation/current: nominal rise time
trn = (Rg+Rgx )*Ciss*log ((Vdr-Vth)/(Vdr-Vgp));
% new current rise time
tr}=(\textrm{trn}/\textrm{In})*\textrm{io;
% gate current Igon
Igo = (Vdr-Vgp)/(Rg+Rgx);
```

```
v_ds = 0:0.1*Vdc:Vdc;
Efv_mat = zeros(1,length(io)); Erv_mat = Efv_mat;
tf_vmat = Qgd_on(:,indVdc)*((1-Rds*io/Vdc)/Igo);
p_on = v_ds'*io;
for n = 1:length(io);
    Efv_mat(n) = trapz(tf_vmat(:,n),p_on(:,n));
end
% This includes the integration of load current and ds voltage over voltage fall
    time plus the losses during the current rise time
EonMv= Efv_mat; %sum(Efv_mat);
EonMi= 0.5*Vdc*io.*tr;
% The losses due to the reverse recovery charge
Eonrr=(Qrr/In)*io*Vdc;
% The losses due to the output capacitance
Eoss = Qoss(indVdc)*Vdc*ones(1, length(io));
% Losses of instruments and load:
% N5000 charge (just voltage channel of the load)
Qn5(indVdc)=Cn5*Vdc;
% load charge (Data measured on 21.01.2016)
Qly(indVdc)=Cly*Vdc;
% Turn off//Switching off MOSFET:
% Fall time calculation: nominal fall time
tfn = (Rg+Rgx ) *Ciss*log(Vgp/Vth);
% new current fall time
tf = (tfn/In)*io;
% gate currentIgoff
Igof= Vgp/(Rg+Rgx);
tr_vmat= Qgd_off(:,indVdc)*(1-Rds*io/Vdc)/Igof;
p_off = v_ds'*io;
for n = 1:length(io)
    Erv_mat(n) = trapz(tr_vmat(:,n), p_off(:,n));
end
% Energy losses in turn off state of MOSFET
EoffMv= Erv_mat;
EoffMi= 0.5*Vdc*io.*tf;
% Energy losses in turn off state of DIODE
EoffD= zeros(1,length(io));
switch Adjust
% Nothing adjusted
    case 'nothing_adjusted'
        % losses due to the channels of N5000 and load capacitance
        Einst=(Qn5(indVdc)+Qly(indVdc)+Qoss(indVdc))*Vdc*ones(1, length(io));
```

```
    EoffM=(EoffMi+EoffMv+EoffD )+Einst;
    % Energy losses in turn on state in MOSFET
            EonM=(EonMi+EonMv+Eonrr+Eoss );
% Positive edge djusted (Reduce the reverse charge losses)
    case 'adjust_positive_edge'
            % losses due to the channels of N5000 and load capacitance
            Einst=(Qn5(indVdc)+Qly(indVdc)+Qoss(indVdc))}*\mathrm{ Vdc*ones(1, length(io));
            EoffM=(EoffMi+EoffMv+EoffD )}+\mathrm{ +Einst ;
            % Reverse recovery losses is zero
            EonM=(EonMi+EonMv+Eoss ) +0*Eonrr ;
% Negative edge djusted (Reduce the output capacitance losses)
        case 'adjust_negative_edge'
            % losses due to the channels of N5000 and load capacitance
            Einst=((Qn5(indVdc)+Qly(indVdc))}+\operatorname{Qoss}(\operatorname{indVdc}))*Vdc*ones(1, length(io))
            EoffM=(io.*tf).^2 / (4*6*(Cly+Cn5+Coss(indVdc)));
            % Energy losses in turn on state in MOSFET, part of Capacitive losses is
                    zero
            EonM=(EonMi+EonMv+Eonrr )}+\mathrm{ Einst }+0*\mathrm{ Eoss ;
% Adusting both negative and positive edge
        case ' adjust_both_edges'
            % with snubber capacitor:
            % losses due to the channels of N5000 and load capacitance
            Einst=(Qn5(indVdc)+Qly(indVdc)+Qoss(indVdc))}*\mathrm{ Vdc*ones(1, length(io));
            % turn off losses with snubber
            EoffM=(io.*tf).^2 / (4*6*(Cly+Cn5+Coss(indVdc)));
            % Energy losses in turn on state in MOSFET (ZVS)
            EonM=EonMi+EonMv+Einst + 0*(Eonrr+Eoss);
end
% Sum up switching losses}
Total Switching losses in MOSFET
Esw=(EonM+EoffM);
%Energy losses in gate drive circuit:
Egt=2*Qgt*(Vdr/Vqg)*Vdr*ones(1, length(io));
% Total Energy losses in MOSFET
EtM = EconM+Esw;
% Total Energy losses in DIODE
EtD = EconD;
% Total Energy losses in MOSFET and DIODE with driving energy
Et = EcondM+Esw+Egt;
%% Selection of The best five switches:}
A=Pt_mat(length(Vdc_vec),:);
```

```
Value_vec=zeros (1, length (B)) ;
Index_vec=zeros (1, length (B)) ;
MOSFETNum_vec=zeros(1, length (B)) ;
Nameb_vec=cell (1, length (B)) ;
best_t =zeros (length (Vdc_vec), length (B)) ;
best_gt =zeros(length(Vdc_vec), length (B)) ;
best_sw =zeros (length (Vdc_vec), length (B)) ;
best_conM =zeros(length(Vdc_vec), length(B));
best_conD = zeros(length(Vdc_vec), length(B));
best_condM \(=\) zeros (length (Vdc_vec) , length (B)) ;
for indmin=1:length (B)
    \([\mathrm{M}, \mathrm{I}]=\min (\mathrm{A}) ;\)
    Value_vec (indmin \()=\mathrm{M}\);
    Index_vec (indmin \()=I\);
    best_t (: indmin) \(=\) Pt_mat (: , Index_vec (indmin));
    \(\mathrm{A}(\mathrm{I})=[\mathrm{NaN}]\);
    MOSFETNum_vec (indmin) \(=\) Index_vec (indmin) ;
    Nameb_vec \(\{\) indmin \(\}=[\operatorname{MOSFET}\{\operatorname{MOSFETNum}\) _vec (indmin \()\}] ;\)
end
for indbt=1:length (Index_vec)
    best_t (:, indbt) \(=\) Pt_mat (:, Index_vec (indbt));
    best_gt \((:\), indbt \()=\) Pgt_mat \((:\), Index_vec \((\) indbt \())\);
    best_sw (: , indbt) \(=\) Psw_mat (: , Index_vec (indbt));
    best_conM \((:\), indbt \()=\) PconM_mat \((:\), Index_vec (indbt) \()\);
    best_conD \((:\), indbt \()=\) PconD_mat \(\left(:, \operatorname{Index\_ vec~(indbt));~}\right.\)
    best_condM \((:\), indbt \()=\) PcondM_mat \(\left(:, \operatorname{Index\_ vec~(indbt));~}\right.\)
end
```


## Appendix D

## MATLAB Code for Loss

## Computation - ARCPI

```
% Select type of load current
TESTSS = {'ACTEST', 'DCTEST'};
TESTSS = TESTSS {1};
% Blocking voltage
Voltage = {'Low',''High'};
Voltage = Voltage {2};
% Auxiliary switches
AuxSWITCHA = { 'MOSFET', 'IGBT' };
AuxSWITCHA = AuxSWITCHA {1};
% Number of Aux. Pulses
PulseNumber = {'1pulses', '2pulses'};
PulseNumber= PulseNumber {1};
% Bosst current
BoostCurrent= {'Constant', 'function_of(io)'};
BoostCurrent= BoostCurrent {2};
%% General information - See appendix C - General information
% number of division per one swit. cycle;
x = 25;
Cdiff = 6e-12; % diffirantial cap of diff.Probs
Cv_g = 1e-12; % capacitance to ground of Diff. Probs
Cl_r = 6.3e-12; % parasitic caps of Lr
% lyout capacitance (drain to ground capacitance) of A1;
Cly = 3.5e-12;
Croot = 2e-12; % root capcitance (common source to ground)
% Coupling capacitance from gate driver(Measured at low
%voltage (18V) from source to ground)
C_coup= 10e-12;
```

```
% Main and Auxiliary Switches Data:
switch Voltage
    case 'Low'
        MainSWITCH = {'FDD6N25'};
    case 'High'
        MainSWITCH = {'M60R19C6 '};
end
switch AuxSWITCHA
    c ase 'MOSFET'
        AuxSWITCH = {'FDD6N25'};
    case 'IGBT'
        AuxSWITCH = {'D15N60RF' };
end
% For loop for choosing SWITCHES combination
% Vdcmin is the min DC voltage where D=1;
switch TESTSS
    % CASE ACTEST
    case 'ACTEST'
        io_vec=Ioopt*\operatorname{sin}(2*\textrm{pi}*\textrm{fmod}*\textrm{t}); % AC current
        intint = length(t); % 0.5*(fs/fmod)
        stp}=1/\textrm{x};%1/(length(t)-1)
        % Modulation index (peak to peak phase voltage divided by Vdc):
        ma=(2/sqrt(3))}*(\mathrm{ Voopt/Vdc);
        % Duty cycle:
        D = 0.5*(1+ma*sin (2*pi*fmod*t)+ma/6*sin (3*2*pi*fmod *t ) );
        switch BoostCurrent
            % Boost Current is constant
                case 'Constant'
                Ib_vec = 3.5*ones(1, length(t))*Ioopt;
                case 'function_of(io)'
                % Boost Current is function of load current
                Ib_vec = 3.5*io_vec;
        end
        % CASE DCTEST
    case 'DCTEST'
        io_vec = Ioopt*ones(1, length(t)); % DC current
        intint = length(t); % 0.5*(fs/fmod)
        stp = 1/x;
        % Modulation index (peak to peak phase voltage divided by Vdc):
        ma= (2/sqrt(3))*(Voopt/Vdc);
        % Duty cycle (constant duty cycle):
        D = 0.2;
```

```
    Ib_vec = 3.5*io_vec;
    % END of this cas
end
% Starting Switch loop/ MOSFET loop:
mainloop;
% Selection of The best five switches:
Bb=1:5; % best N switches
selectbestsoft;
% Main switches loop
for indM=1:length(MainSWITCH);
    filenameM=[MainSWITCH{indM } ];
    filename = filenameM;
    load (['DeviceDefinitionFolderSoft\xy' filename '.mat']);
%Interpolate Coss, Crss:
    interpolcaps;
    Sm=load (['DeviceDefinitionFolderSoft\xy' filename '.mat']);
    Sm. Coss=Coss ;
    Sm. Chos=Chos ;
    Sm. Crss=Crss ;
    Sm. Qoss=Qoss ;
    Sm. Qhos=Qhos ;
    Sm. Qrss=Qrss ;
    Vfm}=\textrm{Sm}.\textrm{Vf}
    Rfm = Sm.Rf;
    Rdsm = Sm.Rds;
    Cm = Sm. Coss;
    Ch = Sm.Chos;
    Qom = Sm. Qoss;
    Qgtm = Sm. Qgt;
    Vqgm = Sm.Vqg;
    Vdrmm = Sm.Vdrm;
    Vdrmi = Sm. Vdri;
    Vceom = Sm.Vce;
    Rcem = Sm.Rce;
    Rfi = Sm.Rfi;
    Vfi}=\mathrm{ Sm.Vfi;
    Qrm = Sm.Qr;
    Inm}=\mathrm{ Sm.If;
```

```
%Auxiliary switch loop
    auxloop;
end
%% auxloop
% Initialization of power losses
Pt_cmp=zeros(length(Vdc_vec), length(MainSWITCH)*length(AuxSWITCH));
PcondM_cmp=Pt_cmp; PcondA_cmp=Pt_cmp ; PL_cmp=Pt_cmp;
Pgt_cmp=Pt_cmp; Pswn_cmp=Pt_cmp; Prra_cmp=Pt_cmp;
% Name of the combinations
legendStrings=cell(1, length(MainSWITCH)*length(AuxSWITCH));
for indA=1:length(AuxSWITCH);
    filenameA = [AuxSWITCH{indA } ];
    filename = filenameA;
    Name = [MainSWITCH{indM} '\_' AuxSWITCH{indA }];
    Num = length(MainSWITCH)*(indM-1)+indA ;
    switch AuxSWITCHA
        case 'MOSFET'
            load (['DeviceDefinitionFolderSoft\xy' filename '.mat']);
% Interpolate Coss, Crss:}
            interpolcaps;
            Sa = load (['DeviceDefinitionFolderSoft\xy' filename '.mat']);
            Sa. Coss=Coss;
            Sa. Chos=Chos;
            Sa.Crss=Crss;
            Sa. Qoss=Qoss;
            Sa.Qhos=Qhoss ;
            Sa.Qrss=Qrss ;
            Vfa}=\mathrm{ Sa.Vf;
            Rfa}=Sa.Rf
            Rdsa = Sa.Rds;
            Ca}=\mathrm{ Sa.Coss;
            Qoa = Sa.Qhos; % at half of DC link voltage
            Qoaf = Sa.Qoss; % at full of DC link voltage
            Qgta = Sa.Qgt;
            Vqga = Sa.Vqg;
            Vdram = Sa.Vdrm;
            Vdrai = Sa.Vdri;
            Vceoa = Sa.Vce;
            Rcea = Sa.Rce;
            Qra= Sa.Qr;
            Ina = Sa.If;
```

```
157
% Loss computations for each Vdc
switch PulseNumber
                case '1pulses'
            voltageloopsoft_n;
                case '2pulses'
                    voltageloopsoft;
            end
            case 'IGBT'
            load (['DeviceDefinitionFolderSoft\xy' filename '.mat']);
            Sa = load (['DeviceDefinitionFolderSoft\xy' filename '.mat']);
            Sa. Coss=Coss;
            Sa.Chos=Chos;
            Sa.Crss=Crss;
            Sa.Qoss=Qoss ;
            Sa.Qhos=Qhoss ;
            Sa.Qrss=Qrss;
            Vfa}=\mathrm{ Sa.Vf;
            Rfa}=\mathrm{ Sa.Rf;
            Rdsa = Sa.Rds;
            Ca}=\textrm{Sa}.\operatorname{Coss;
            Qoa = Sa.Qhos; % at half of DC link voltage
            Qoaf = Sa.Qoss; % at full of DC link voltage
            Qgta = Sa.Qgt;
            Vqga = Sa.Vqg;
            Vdram = Sa.Vdrm;
            Vdrai = Sa.Vdri;
            Vceoa= Sa.Vce;
            Rcea = Sa.Rce;
            Qra = Sa.Qr;
            Ina= Sa.If;
% Loss computations for each Vdc
            switch PulseNumber
                case '1pulses'
                    voltageloopsoft_n;
            case '2pulses'
                            voltageloopsoft;
            end
        end
% For loop for changing DC voltage
    PcondM_cmp (:,Num) = PcondM;
```

PcondA_cmp (: ,Num) $=$ PcondA;
Pswn_cmp (: ,Num) = Psw;
\% Prra_cmp (: ,Num) = Prra;
PL_cmp (: ,Num) $=$ PL;
Pgt_cmp (: ,Num) $=$ Pgt;
Pt_cmp (: ,Num) $=$ Pt;
legendStrings $\{\mathrm{Num}\}=$ Name;
end
$\%$ voltageloopsoft
\% Initializations
PcondM $=$ zeros (size(Vdc_vec) )';
$\mathrm{PAc}=\mathrm{PcondM} ;$ Psw $=$ PcondM ;
Pgt $=$ PcondM; $\mathrm{PL}=\mathrm{PcondM} ;$
Pcond $\mathrm{A}=\mathrm{Pcond} \mathrm{M} ; \mathrm{Pt}=\mathrm{PcondM}$;
$\mathrm{Il1}=\mathrm{zeros}(\mathrm{x}+1, \mathrm{length}(\mathrm{t})) ; \mathrm{Il} 2=\mathrm{Il1} ; \mathrm{Il} 3=\mathrm{Il1} ; \mathrm{Il} 4=\mathrm{Il} 1 ; \mathrm{Il} 5=\mathrm{Il} 1$;
$\mathrm{Il} 6=\mathrm{Il1} ; \mathrm{Il} 7=\mathrm{Il1} ; \mathrm{Il} 8=\mathrm{Il1} ; \mathrm{Il} 9=\mathrm{Il1} ; \mathrm{Il10}=\mathrm{Il1} ;$
for indVdc=1: length (Vdc_vec)
$V d c=V d c \_v e c(i n d V d c) ;$
$\% \mathrm{Ib}=\mathrm{Ib}$ _vec (indVdc);
$\mathrm{Ib}=\mathrm{Ib}$ _vec;
\% Current Modes:\}
\% Mode 1 [t0-t1], lower Main diode conducts: KVL $\rightarrow \mathrm{Rl}$, Rdsa1, Rf2a, Ronm;
$\% \mathrm{Io} * \mathrm{Rdsa}<\mathrm{Vfa} \rightarrow \mathrm{Rt} 1=\mathrm{Rl}+2 * \mathrm{Rdsa}+\mathrm{Rfm} ; \mathrm{Rt} 1=\mathrm{Rl}+2 *(\mathrm{Rdsa}+\mathrm{Rcea})+\mathrm{Rfm}$;
$\mathrm{Rt} 1=\mathrm{Rl}+2 *($ Rdsa + Rcea $)+($ Rdsm + Rcem $) ; \%$ According to the assumbtion $\% \mathrm{VL}+\mathrm{VR}=\mathrm{Vdc} * 0.5-\mathrm{Vfa}+\mathrm{Vfm}+\mathrm{io} * \mathrm{Rfm} ; ~->\mathrm{Vt} 1=\mathrm{Vdc} * 0.5+\mathrm{Vfm}+\mathrm{io} * \mathrm{Rfm}$; \% Vt1 $=\mathrm{Vdc} * 0.5+\mathrm{Vfm}+\mathrm{io} * \mathrm{Rfm}$; Vt1 $=0.5 *$ Vdc + Vceom + io _ vec $*($ Rdsm + Rcem $)$; $\mathrm{t} 1=-\mathrm{L} / \mathrm{Rt} 1 * \log \left(1-\mathrm{Rt} 1 *\left(\mathrm{io} \mathrm{I}_{\mathrm{vec}} . / \mathrm{Vt} 1\right)\right) ;$ ta $=(0: s t p: 1)^{\prime} * \mathrm{t} 1$; for indsw $=1$ : length (io_vec); $\operatorname{Il1}(:$, indsw $)=(\operatorname{Vt1}($ indsw $) / \operatorname{Rt} 1) *(1-\exp (-\mathrm{ta}(:$, indsw $) * \operatorname{Rt} 1 / \mathrm{L}))$; $\% \mathrm{Ill}=$ ones $(1, \text { intint })^{\prime} *(\mathrm{Vt} 1 / \mathrm{Rt} 1) \cdot *(1-\exp (-\mathrm{ta} * \mathrm{Rt} 1 / \mathrm{L})) ;$
end
\% Mode 2 [t1, t2], lower MOSFET conducts: KVL; $\rightarrow$ Rl, Rdsa, Rdsa, Rdsm;
$\% \rightarrow$ Rt1 $=\mathrm{Rl}+2 * \mathrm{Rdsa}+\mathrm{Rdsm}$;
Rt2 $=\mathrm{Rl}+2 *($ Rdsa + Rcea $)+$ Rdsm + Rcem; \% According to assumbtion
$\% \mathrm{VL}+\mathrm{VR}=\mathrm{Vdc} * 0.5-\mathrm{Vfa}+$ io $* \mathrm{Rdsm} ; ~->\mathrm{Vt2}=\mathrm{Vdc} * 0.5+$ io $* \mathrm{Rdsm}$;
$\mathrm{Vt} 2=\mathrm{Vdc} * 0.5-\mathrm{Vceoa}+$ io_vec $*($ Rdsm + Rcem $)$;
$\mathrm{t} 2=-\mathrm{L} / \mathrm{Rt} 2 * \log ((\mathrm{Ib}-\mathrm{Vt} 2 / \mathrm{Rt} 2) . /(\mathrm{io}-\mathrm{vec}-\mathrm{Vt} 2 / R \mathrm{t} 2)) ;$
$\mathrm{tb}=(0: \mathrm{stp}: 1)^{\prime} * \mathrm{t} 2$;
for indsw $=1$ :length (io_vec);

```
    Il2(:, indsw) = (Vt2(indsw)/Rt2) +(io_vec (indsw ) - Vt2(indsw )/Rt2).*...
        exp(-tb (:, indsw )*Rt2/L);
end
% Mode 3 [t2-t3], Resonance mode:
t3= zeros(1, length(io_vec));
Il3 = zeros(1/stp+1,length(io_vec));
tc = Il3;
for indio=1:length(io_vec)
    io = io_vec(indio);
    Ib = Ib_vec(indio);
    mode3new ;
    t3tt=[0 cumsum(t3t)];
    t3(:, indio) = max(t3tt);
    tc(:, indio) = [0 cumsum(t3t)]';
    Il3(:, indio)= i3t';
end
% Mode 4 [t3-t4], upper diode conducts: Rt4 = Rl+2*(Rdsa+Rcea)}-\textrm{Rfm}
Rt4 = Rl+2*(Rdsa }+\mathrm{ Rcea })+(\mathrm{ Rdsm }+\mathrm{ Rcem ) ; % According to the assumbtion
% Vt4 = (-Vdc*0.5--Vfm-io *Rfm);
Vt4 = (-Vdc*0.5 - Vceom-io_vec *Rdsm);
Ib4 = Il3 (end ,: );
t4 = -L/Rt4* log ((io_vec-Vt4/Rt4)./(Ib4-Vt4/Rt4));
td}=(0:stp:1)'*t4
for indsw =1:length(io_vec);
    Il4 (:, indsw) = (Vt4(indsw)/Rt4) +(Ib4 (indsw) -Vt4(indsw)/Rt4).*...
        exp(-td (:, indsw ) *Rt4/L);
end
% Mode 5 [t4-t5], upper MOSFET conducts:
Rt5 = Rl +2*(Rdsa +Rcea) })+(\mathrm{ Rdsm }+\mathrm{ Rcem ) ;
Vt5 = -Vdc*0.5+Vceom-io_vec *(Rdsm+Rcem);
Ib5 = Il4 (end, :);
t5 = -L/Rt5*log ((-Vt5/Rt5)./(-Vt5/Rt5+Ib5));
te=(0:stp:1)'*t5;
for indsw = 1:length(io_vec);
    I15 (:, indsw ) = (Vt5 (indsw ) /Rt5) +(Ib5 (indsw ) -Vt5 (indsw )/Rt5) .*...
        exp(-te(:, indsw )*Rt5/L);
end
% Mode 7 [t6-t7], current decrease:
Rt7 = Rl +2*(Rdsa +Rcea })+(\mathrm{ Rdsm }+\mathrm{ Rcem })
Vt7 = - Vdc*0.5+Vceom }-(\mathrm{ Rdsm }+\mathrm{ Rcem ) *io_vec ;
t7 = -L/Rt7* log(1+Ib_vec *Rt7./Vt7);
tg = (0:stp:1)'*t7;
for indsw =1:length(io_vec);
```

```
    Il7 (:, indsw) = (Vt7 (indsw )/Rt7 ) .*(1-\operatorname{exp}(-tg(:, indsw )*Rt7/L));
end
% Mode 8 [t7-t8], Resonance mode:
t8= zeros(1, length(io_vec));
Il8 = zeros(1/stp+1,length(io_vec));
th = Il8;
for indio=1:length(io_vec)
    io = io_vec(indio);
    Ib}= Ib_vec(indio)
    if 1
            mode8new ;
            t8tt= [0 cumsum(t8t)];
            t8(:, indio) = max(t8tt);
            th(:, indio) = [0 cumsum(t8t) ]';
            Il8(:, indio) = i8t';
        end
end
% Mode 9 [t8-t9], current decrease to zero: Rt9 =
% Rl +2*(Rdsa+Rcea) }+\mathrm{ Rdsm;
Rt9 = Rll +2*(Rdsa }+\mathrm{ Rcea })+\textrm{Rfm}
% Vt9 = Vdc*0.5+Vfm+Rfm*io;
Vt9 = Vdc*0.5+Vceom+io_vec *Rdsm;
Ib9 = Il8(end,:);
t9 = real(-L/Rt9* log ((-Vt9/Rt9)./(Ib9-Vt9/Rt9)));
ti}=(0:stp:1)'*t9
for indsw =1:length(io_vec);
    Il9 (:, indsw ) = (Vt9 (indsw ) /Rt9) +(Ib9 (indsw ) - Vt9 (indsw ) /Rt9 ) . * ...
            exp(-ti (:, indsw)*Rt9/L);
end
% Mode 6 [t5-t6], Upper MOSFET conducts:
t6 = Ts*D-(t4+t5);
tf=(0:stp:1)'*t6;
Il6}=0*\textrm{tf}
% Mode 10 [t9-t0], Lower diode conducts: Conduction time for all
% switches:
Tm1 = D.*Ts;
Tm}2=(1-D).*Ts-(t1+t2+t3)
Ta1 = t1+t2+t 3+t4+t5;
Ta2 = t7+t8+t9;
tx = (0:stp:1)'*Tm2;
IlO= 0*tx;
% the next computations are only for Auxiliary Switches:
```

```
% Body Diode current in each mode: Body diode A2
    Id1 = (Vceoa }+(\mathrm{ Rcea }+\mathrm{ Rdsa })*\mathrm{ Il1 -Vfa })/(\mathrm{ Rdsa }+\mathrm{ Rfa }+\mathrm{ Rcea })
    Id2 = (Vceoa +(Rcea+Rdsa)*Il2 -Vfa) /(Rdsa+Rfa+Rcea);
    Id3 = (Vceoa }+(\mathrm{ Rcea }+\mathrm{ Rdsa })*\mathrm{ Il3 -Vfa ) /(Rdsa }+\mathrm{ Rfa }+\mathrm{ Rcea })
    Id4 = (Vceoa+(Rcea+Rdsa)*Il4-Vfa) /(Rdsa+Rfa+Rcea);
    Id5 = (Vceoa }+(\mathrm{ Rcea }+\mathrm{ Rdsa })*\textrm{Il}5-\textrm{Vfa})/(\mathrm{ Rdsa }+\mathrm{ Rfa }+\mathrm{ Rcea })
    % Body diode A1
    Id7 = (Vceoa }+(\mathrm{ Rcea }+\mathrm{ Rdsa })*\textrm{Il}7+\mathrm{ Vfa })/(\mathrm{ Rdsa }+\mathrm{ Rfa }+\mathrm{ Rcea })
```



```
    Id9 = (Vceoa }+(\mathrm{ Rcea }+\mathrm{ Rdsa ) *Il9+Vfa) /(Rdsa }+\mathrm{ Rfa }+\mathrm{ Rcea })
    % Channel current in each mode: switch A2
    Ich1 = (Vfa}+\textrm{Il1}*\mathrm{ Rfa) }/(\mathrm{ Rdsa }+\mathrm{ Rfa }+\mathrm{ Rcea })
    Ich2 = (Vfa}+\textrm{Il}2*Rfa)/(Rdsa+Rfa+Rcea)
    Ich3 = (Vfa}+\textrm{Il}3*Rfa)/(Rdsa+Rfa+Rcea)
    Ich4=(Vfa}+\textrm{Il4*Rfa})/(\mathrm{ Rdsa }+\mathrm{ Rfa }+\mathrm{ Rcea })
    Ich5 = (Vfa+Il5*Rfa)}/(\mathrm{ Rdsa }+\mathrm{ Rfa +Rcea );
    % switch A1
    Ich7 = (-Vfa+Il7*Rfa) /(Rdsa+Rfa+Rcea);
    Ich8 = (-Vfa+Il8*Rfa)}/(\mathrm{ Rdsa }+\mathrm{ Rfa +Rcea );
    Ich9 = (-Vfa+Il9*Rfa) /(Rdsa+Rfa+Rcea);
% Check the channel and the diode current-Auxiliary switches:
    inds}= find(Id1<0)
    Ich1(inds)=Il1(inds);
    Id1( inds )=0;
    inds= find (Id2<0);
    Ich2(inds)=Il2(inds);
    Id2( inds )}=0
    inds= find (Id3<0);
    Ich3(inds)=Il3(inds);
    Id3( inds ) =0;
    inds= find (Id4<0);
    Ich4(inds)=Il4(inds);
    Id4(inds )}=0
    inds = find (Id5<0);
    Ich5 (inds)=Il5(inds);
    Id5 (inds ) =0;
    inds = find (Id7>0);
    Ich7(inds)=Il7(inds);
    Id7( inds )}=0
    inds}= find(Id8>0)
    Ich8(inds)=Il8(inds);
    Id8 (inds )}=0
    inds}= find(Id9>0)
```

    \(\operatorname{Ich} 9(\) inds \()=\mathrm{Il} 9(\mathrm{inds}) ;\)
    \(\operatorname{Id} 9(\) inds \()=0 ;\)
    \% The next computations are only for Main Switches:\}
\% Body Diode current in each mode: Body diode A1
$\operatorname{IdM1}=(\operatorname{Rdsm} *(\operatorname{Il1}-\operatorname{repmat}($ io_vec $, \mathrm{x}+1,1))-\mathrm{Vfm}) /(\operatorname{Rdsm}+\operatorname{Rfm}) ;$
$\operatorname{IdM} 2=(\operatorname{Rdsm} *(\operatorname{Il2}-\operatorname{repmat}($ io_vec $, \mathrm{x}+1,1))-\mathrm{Vfm}) /(\operatorname{Rdsm}+\operatorname{Rfm}) ;$
$\operatorname{IdM} 3=0 *(\operatorname{Rdsm} *(\operatorname{Il} 3-\operatorname{repmat}($ io_vec $, \mathrm{x}+1,1))-\mathrm{Vfm}) /(\operatorname{Rdsm}+\mathrm{Rfm}) ;$
$\operatorname{IdM} 4=(\operatorname{Rdsm} *(\operatorname{Il} 4-\operatorname{repmat}($ io_vec $, \mathrm{x}+1,1))-\mathrm{Vfm}) /(\operatorname{Rdsm}+\operatorname{Rfm}) ;$
$\operatorname{IdM} 5=(\operatorname{Rdsm} *(\operatorname{Il} 5-\operatorname{repmat}($ io_vec $, \mathrm{x}+1,1))-\mathrm{Vfm}) /(\operatorname{Rdsm}+\operatorname{Rfm}) ;$
\% Body diode A1
IdM7 $=(\operatorname{Rdsm} *(\operatorname{Il} 7+$ repmat $($ io_vec $, \mathrm{x}+1,1))+\mathrm{Vfm}) /(\operatorname{Rdsm}+\operatorname{Rfm}) ;$
$\operatorname{IdM} 8=0 *(\operatorname{Rdsm} *(\operatorname{Il} 8+$ repmat $($ io_vec $, \mathrm{x}+1,1))+\mathrm{Vfm}) /(\operatorname{Rdsm}+\operatorname{Rfm}) ;$
$\operatorname{IdM} 9=(\operatorname{Rdsm} *(\operatorname{Il9}+$ repmat $($ io_vec $, \mathrm{x}+1,1))+\mathrm{Vfm}) /(\operatorname{Rdsm}+\operatorname{Rfm}) ;$
\% Channel current in each mode: switch M2
IchM1 $=($ Vfm $+($ Il1 - repmat $($ io_vec $, x+1,1)) * R f m) /(\operatorname{Rdsm}+\operatorname{Rfm}) ;$
$\operatorname{IchM} 2=(\operatorname{Vfm}+(\operatorname{Il2}-$ repmat $($ io_vec $, \mathrm{x}+1,1)) * \operatorname{Rfm}) /(\operatorname{Rdsm}+\operatorname{Rfm}) ;$
$\operatorname{IchM} 3=0 *(\operatorname{Vfm}+(\operatorname{Il3}-\operatorname{repmat}($ io_vec $, \mathrm{x}+1,1)) * \operatorname{Rfm}) /(\operatorname{Rdsm}+\operatorname{Rfm}) ;$
IchM4 $=($ Vfm $+($ Il4 - repmat $($ io_vec $, \mathrm{x}+1,1)) * \operatorname{Rfm}) /(\operatorname{Rdsm}+\operatorname{Rfm}) ;$
IchM5 $=(\operatorname{Vfm}+(\operatorname{Il} 5-\operatorname{repmat}($ io_vec $, \mathrm{x}+1,1)) * \operatorname{Rfm}) /(\operatorname{Rdsm}+\operatorname{Rfm}) ;$
\% switch A1
IchM7 $=(-$ Vfm $+($ Il7 + repmat $($ io_vec $, \mathrm{x}+1,1)) * \operatorname{Rfm}) /(\operatorname{Rdsm}+\mathrm{Rfm}) ;$
IchM8 $=0 *(-\operatorname{Vfm}+(\operatorname{Il} 8+$ repmat $($ io_vec $, \mathrm{x}+1,1)) * \mathrm{Rfm}) /(\mathrm{Rdsm}+\mathrm{Rfm}) ;$
IchM9 $=(-$ Vfm $+($ Il9 + repmat $($ io_vec $, \mathrm{x}+1,1)) * \operatorname{Rfm}) /($ Rdsm $+\operatorname{Rfm}) ;$
Iout $=$ repmat (io_vec $, \mathrm{x}+1,1$ );
IBoost $=$ repmat (Ib_vec $, x+1,1)$;
\% Check the channel and the diode current-Main switches:
inds $=$ find $(\operatorname{IdM} 1<0) ;$
IchM1 (inds) $=\mathrm{Il} 1(\mathrm{inds})-$ Iout (inds) ;
IdM1 $($ inds $)=0$;
inds $=$ find $($ IdM $2<$ Iout $) ;$
$\operatorname{IchM} 2($ inds $)=\mathrm{Il} 2($ inds $)-$ Iout (inds) ;
IdM2 $($ inds $)=0 ;$
inds $=$ find $(\operatorname{IdM} 3<0) ;$
IchM3 (inds) $=0 *(\operatorname{Il} 3($ inds $)-\operatorname{Iout}($ inds $)) ;$
IdM3 $($ inds $)=0 ;$
inds $=$ find $(\operatorname{IdM} 4<0) ;$
IchM4 (inds) $=\mathrm{Il} 4(\mathrm{inds})-$ Iout (inds) ;
IdM4 $($ inds $)=0$;
inds $=$ find $(\operatorname{IdM} 5<0) ;$
IchM5 (inds) $=$ Il5 (inds $)-$ Iout (inds) ;
$\operatorname{IdM} 5($ inds $)=0 ;$
inds $=$ find (IdM7>-Iout) ;
$\operatorname{IchM} 7($ inds $)=\mathrm{Il} 7($ inds $)+\operatorname{Iout}($ inds $) ;$
$5 \quad \operatorname{IdM} 7($ inds $)=0$;
$\operatorname{IchM} 8(\operatorname{inds})=0 *(\operatorname{Il} 8($ inds $)+\operatorname{Iout}($ inds $))$;
$\operatorname{IdM} 8($ inds $)=0 ;$
inds $=$ find $(\operatorname{IdM} 9>0)$;
$\operatorname{IchM} 9($ inds $)=\mathrm{Il} 9($ inds $)+$ Iout $($ inds $) ;$
$\operatorname{IdM} 9($ inds $)=0 ;$
$\%$ LOSS CALCULATION :
\%Positive inductor current io $*$ Rdsa $\backslash$ ensuremath $\{<\}$ Vfa $-\backslash$ ensuremath $\{>\}$ Diode will not conducts ... no Vfa*Il1 loosses The conduction energy is averaged over one switching cycle
$\%($ stp $)$ then it is averaged over fund. periode (t1, t $3 \ldots$. .
$\mathrm{E} 1=((\mathrm{Rl}+(\operatorname{Rdsa}+\mathrm{Rcea})) * \operatorname{trapz}(\mathrm{Il} 1 . \hat{\wedge} 2)+\operatorname{Vceoa} * \operatorname{trapz}(\mathrm{Il} 1)+(\operatorname{Rdsa}+\mathrm{Rcea}) * \operatorname{trapz}(\operatorname{Ich} 1 . \wedge 2)$ $+($ Vfa $* \operatorname{trapz}(\operatorname{Id} 1)+\mathrm{Rfa} * \operatorname{trapz}(\operatorname{Id} 1 . \wedge 2))+$ Vceoa $* \operatorname{trapz}(\operatorname{Ich} 1)+($ Rdsm + Rcem $) * \operatorname{trapz}(($ $\left.\left.\operatorname{IchM1}) \cdot{ }^{\wedge} 2\right)+(\operatorname{Vceom}) * \operatorname{trapz}(\operatorname{IchM1})+(\operatorname{Rfm}) * \operatorname{trapz}\left((\operatorname{IdM1}) \cdot{ }^{\wedge} 2\right)+(\operatorname{Vfm}) * \operatorname{trapz}(\operatorname{IdM1})\right) * \operatorname{stp}$ . t 1 ;
$\mathrm{E} 2=\left((\mathrm{Rl}+(\right.$ Rdsa + Rcea $)) * \operatorname{trapz}\left(\mathrm{Il} 2 .^{\wedge} 2\right)+\operatorname{Vceoa} * \operatorname{trapz}(\mathrm{Il} 2)+($ Rdsa+Rcea $) * \operatorname{trapz}\left(\operatorname{Ich} 2 .^{\wedge} 2\right)$ $+\left(\operatorname{Vfa} * \operatorname{trapz}(\operatorname{Id} 2)+\mathrm{Rfa} * \operatorname{trapz}\left(\operatorname{Id} 2 .^{\wedge} 2\right)\right)+$ Vceoa $* \operatorname{trapz}(\operatorname{Ich} 2)+(\operatorname{Rdsm}+\operatorname{Rcem}) * \operatorname{trapz}(($ $\left.\operatorname{IchM} 2) \cdot \wedge 2)+(\operatorname{Vceom}) * \operatorname{trapz}(\operatorname{IchM} 2)+(\operatorname{Rfm}) * \operatorname{trapz}\left((\operatorname{IdM} 2) \cdot{ }^{\wedge} 2\right)+(\operatorname{Vfm}) * \operatorname{trapz}(\operatorname{IdM} 2)\right) * \operatorname{stp}$ . $* \mathrm{t} 2$;
$\mathrm{E} 3=((\mathrm{Rl}+(\mathrm{Rdsa}+\mathrm{Rcea})) * \operatorname{trapz}(\mathrm{Il} 3 . \wedge 2)+\mathrm{Vceoa} * \operatorname{trapz}(\mathrm{Il} 3)+(\operatorname{Rdsa}+\mathrm{Rcea}) * \operatorname{trapz}(\operatorname{Ich} 3 . \wedge 2)$ $+(\operatorname{Vfa} * \operatorname{trapz}(\operatorname{Id} 3)+\operatorname{Rfa} * \operatorname{trapz}(\operatorname{Id} 3 . \wedge 2))+\operatorname{Vceoa} * \operatorname{trapz}(\operatorname{Ich} 3)) * \operatorname{stp} . * \operatorname{t} 3 ;$
$\mathrm{E} 4=((\mathrm{Rl}+(\mathrm{Rdsa}+\mathrm{Rcea})) * \operatorname{trapz}(\mathrm{Il} 4 . \wedge 2)+\operatorname{Vceoa} * \operatorname{trapz}(\mathrm{Il} 4)+(\operatorname{Rdsa}+\mathrm{Rcea}) * \operatorname{trapz}(\mathrm{Ich} 4 . \wedge 2)$ $+(\mathrm{Vfa} * \operatorname{trapz}(\operatorname{Id} 4)+\mathrm{Rfa} * \operatorname{trapz}(\operatorname{Id} 4 . \wedge 2))+\mathrm{Vceoa} * \operatorname{trapz}(\operatorname{Ich} 4)+(\mathrm{Rdsm}+\operatorname{Rcem}) * \operatorname{trapz}(($ $\operatorname{IchM} 4) \cdot \wedge 2)+(\operatorname{Vceom}) * \operatorname{trapz}(\operatorname{IchM} 4)+(\mathrm{Vceom}) * \operatorname{trapz}(\operatorname{IchM} 4)+(\mathrm{Rfm}) * \operatorname{trapz}((\operatorname{IdM} 4) \cdot \wedge 2)+($ $\mathrm{Vfm}) * \operatorname{trapz}(\mathrm{IdM} 4)) * \operatorname{stp} \cdot * \mathrm{t} 4 ;$
$\mathrm{E} 5=((\mathrm{Rl}+(\mathrm{Rdsa}+\mathrm{Rcea})) * \operatorname{trapz}(\mathrm{I} 15 . \wedge 2)+\operatorname{Vceoa} * \operatorname{trapz}(\mathrm{Il} 5)+(\mathrm{Rdsa}+\mathrm{Rcea}) * \operatorname{trapz}(\operatorname{Ich} 5 . \wedge 2)$ $+(\operatorname{Vfa} * \operatorname{trapz}(\operatorname{Id} 5)+\mathrm{Rfa} * \operatorname{trapz}(\operatorname{Id} 5 . \wedge 2))+$ Vceoa $* \operatorname{trapz}(\operatorname{Ich} 5)+(\operatorname{Rdsm}+\operatorname{Rcem}) * \operatorname{trapz}(($ $\operatorname{IchM} 5) \cdot \wedge 2)+($ Vceom $) * \operatorname{trapz}(\operatorname{IchM} 5)+($ Vceom $) * \operatorname{trapz}(\operatorname{IchM} 5)+(\mathrm{Rfm}) * \operatorname{trapz}((\operatorname{IdM} 5) \cdot \wedge 2)+($ $\mathrm{Vfm}) * \operatorname{trapz}(\operatorname{IdM} 5)) * \operatorname{stp} . * \mathrm{t} 5 ;$
\% Negative inductor current
$\mathrm{E} 7=((\mathrm{Rl}+(\mathrm{Rdsa}+\mathrm{Rcea})) * \operatorname{trapz}(\mathrm{Il} 7 . \wedge 2)-\operatorname{Vceoa} * \operatorname{trapz}(\mathrm{Il} 7)+($ Rdsa+Rcea $) * \operatorname{trapz}(\operatorname{Ich} 7 . \wedge 2)$ $+(-\mathrm{Vfa} * \operatorname{trapz}(\operatorname{Id} 7)+\operatorname{Rfa} * \operatorname{trapz}(\operatorname{Id} 7 . \wedge 2))-\mathrm{Vceoa} * \operatorname{trapz}(\operatorname{Ich} 7)+(\operatorname{Rdsm}+\operatorname{Rcem}) * \operatorname{trapz}(($ $\operatorname{IchM} 7) \cdot \wedge 2)+(\operatorname{Vceom}) * \operatorname{trapz}(\operatorname{IchM} 7)+(V \operatorname{ceom}) * \operatorname{trapz}(\operatorname{IchM} 7)+(\operatorname{Rfm}) * \operatorname{trapz}((\operatorname{IdM} 7) \cdot \wedge 2)+($ $\mathrm{Vfm}) * \operatorname{trapz}(\operatorname{IdM} 7)) * \operatorname{stp} . * \mathrm{t} 7$;
$\mathrm{E} 8=\left((\mathrm{Rl}+(\mathrm{Rdsa}+\mathrm{Rcea})) * \operatorname{trapz}\left(\mathrm{Il} 8 .{ }^{\wedge} 2\right)-\operatorname{Vceoa} * \operatorname{trapz}(\mathrm{Il} 8)+(\mathrm{Rdsa}+\mathrm{Rcea}) * \operatorname{trapz}(\operatorname{Ich} 8 . \wedge 2)\right.$ $+(-\mathrm{Vfa} * \operatorname{trapz}(\mathrm{Id} 8)+\mathrm{Rfa} * \operatorname{trapz}(\mathrm{Id} 8 . \wedge 2))-\mathrm{Vceoa} * \operatorname{trapz}(\operatorname{Ich} 8)) * \operatorname{stp} \cdot * \operatorname{t} 8$; $\mathrm{E} 9=((\mathrm{Rl}+(\mathrm{Rdsa}+\mathrm{Rcea})) * \operatorname{trapz}(\mathrm{Il} 9 . \wedge 2)-\operatorname{Vceoa} * \operatorname{trapz}(\mathrm{Il} 9)+(\operatorname{Rdsa}+\operatorname{Rcea}) * \operatorname{trapz}(\operatorname{Ich} 2 . \wedge 2)$ $+(-\mathrm{Vfa} * \operatorname{trapz}(\operatorname{Id} 9)+\mathrm{Rfa} * \operatorname{trapz}(\operatorname{Id} 9 . \wedge 2))-\mathrm{Vceoa} * \operatorname{trapz}(\operatorname{Ich} 9)+(\operatorname{Rdsm}+\operatorname{Rcem}) * \operatorname{trapz}(($ $\operatorname{IchM} 9) \cdot \wedge 2)+(\mathrm{Vceom}) * \operatorname{trapz}(\operatorname{IchM} 9)+(\mathrm{Vceom}) * \operatorname{trapz}(\operatorname{IchM} 9)+(\mathrm{Rfm}) * \operatorname{trapz}((\operatorname{IdM} 9) \cdot \wedge 2)+($ $\mathrm{Vfm}) * \operatorname{trapz}(\operatorname{IdM} 9)) * \operatorname{stp} . * \operatorname{t} 9 ;$
\% Inductor losses

```
EL=Rl*(trapz(Il1.^2).*t1+trapz(Il2.^ 2).*t2+trapz(Il3.^ 2).*t3+trapz(Il4.^ 2).*t4+
    trapz(Il5 .^2).*t5+trapz(II7 .^2).*t7+trapz(Il8.^2) .*t8+trapz(Il9 .^ 2) .*t9)*stp;
    % Looses in Auxiliary Cirtcuit (Aux. switches and inductor):
```

$\mathrm{EAc}=\mathrm{E} 1+\mathrm{E} 2+\mathrm{E} 3+\mathrm{E} 4+\mathrm{E} 5+\mathrm{E} 7+\mathrm{E} 8+\mathrm{E} 9 ;$
\% Conduction losses in Auxiliary switches:
EcondA $=\left(\left((\right.\right.$ Rdsa+Rcea $) *$ trapz (Il1. $\left.{ }^{\wedge} 2\right)+$ Vceoa*trapz (Il1) $)+$ Vfa*trapz (Id1) + Rfa*trapz $($
Id1.^2) $+($ Rdsa + Rcea $) * \operatorname{trapz}($ Ich1.$\wedge 2)+$ Vceoa*trapz (Ich1) ).$*$ t1 $+(($ Rdsa + Rcea $) * \operatorname{trapz}($
Il2.^2) +Vceoa*trapz (Il2)+Vfa*trapz (Id2)+Rfa*trapz (Id2.^2) +(Rdsa+Rcea) *trapz (
Ich2.^2) + Vceoa*trapz (Ich2) ) .*t2 $+\left((\right.$ Rdsa+Rcea $) * \operatorname{trapz}\left(I 13 .{ }^{\wedge} 2\right)+$ Vceoa*trapz (Il3 $)+$
Vfa*trapz (Id3) + Rfa*trapz (Id3.^2) $+($ Rdsa + Rcea $) * \operatorname{trapz}(\operatorname{Ich} 3 . \wedge 2)+$ Vceoa $* \operatorname{trapz}(\operatorname{Ich} 3)$
$) \cdot *$ t3 $+\left((\right.$ Rdsa + Rcea $) * \operatorname{trapz}\left(\right.$ Il4.$\left.^{\wedge} 2\right)+$ Vceoa $* \operatorname{trapz}($ Il4 $)+V f a * \operatorname{trapz}(\operatorname{Id} 4)+$ Rfa $* \operatorname{trapz}($
Id4.^2 $)+($ Rdsa + Rcea $) * \operatorname{trapz}(\operatorname{Ich} 4 . \wedge 2)+$ Vceoa*trapz (Ich4) ).$*$ t4 $+($ (Rdsa+Rcea $) * \operatorname{trapz}($
Il5.^2)+Vceoa*trapz (II5)+Vfa*trapz (Id5) +Rfa*trapz (Id5 .^2) +(Rdsa+Rcea) *trapz (
Ich5.^2) + Vceoa*trapz (Ich5) ) .*t5 $+\left((\right.$ Rdsa+Rcea $) * \operatorname{trapz}\left(I 17 .^{\wedge} 2\right)-V c e o a * \operatorname{trapz}(\mathrm{I} 17)-$
Vfa*trapz (Id7) + Rfa*trapz (Id7.^2) $+($ Rdsa+Rcea $) * \operatorname{trapz}\left(\operatorname{Ich} 7 .{ }^{\wedge} 2\right)-V c e o a * \operatorname{trapz}(\operatorname{Ich} 7)$

Id $8 . \wedge 2)+($ Rdsa + Rcea $) * \operatorname{trapz}(\operatorname{Ich} 8 . \wedge 2)-V c e o a * \operatorname{trapz}(\operatorname{Ich} 8)) . * \operatorname{t8}+(($ Rdsa + Rcea $) * \operatorname{trapz}($
Il1.^2)-Vceoa*trapz (I19)-Vfa*trapz (Id9) +Rfa*trapz (Id9.$\left.^{\wedge} 2\right)+($ Rdsa + Rcea $) * \operatorname{trapz}($
Ich9.^2)-Vceoa*trapz (Ich9)).*t9)*stp;
\% Conduction Losses for Main switches:
$\mathrm{E} 6=\left(\right.$ Vceom $*$ io_vec $+($ Rdsm + Rcem $) *$ io_vec . $\left.{ }^{\wedge} 2\right) . * T m 1$;
$\%$ E10 $=($ Vfi $*$ io $+($ Rdsm+Rfi $) *$ io .^2 2$) . * T m 2 ;$
E10 $=($ Vceom $*$ io_vec $+($ Rdsm + Rcem $) *$ io_vec .^2 2$) . * T m 2$;
EcondM $=\mathrm{E} 6+\mathrm{E} 10$;
\% Switching losses in Auxiliary switches:
$\%$ at turn on both A1 and A2 are turned on at the same time "the output
capacitance of A1 is discharged while the output capacitance of A2 is shorted
by the body diode, the opposite for negative current slope". energy lost is
given by ( 2 aux sw),
VovA2 $=1.2 * \mathrm{Vdc}$;
VovA1 $=1.7 *$ Vdc;
switch AuxSWITCHA
case 'MOSFET'
\% Aux 1 Energy
Ecap_ext $=\left(\left(\operatorname{Cdiff}+5 * C v \_g+C 1 \_r / 2+C l y+C r o o t+2 * C \_c o u p\right) * V o v A 2 \wedge 2 / 2\right)+(($
Cdiff+ Cv_g+C1_r/2+Cly)*VovA1^2/2);
compuener $=$ cumtrapz (xos_data, xos_data.*yos_data*1e-12) ;
E_interp $=$ interp1(xos_data, compuener, VovA2, 'spline') $)$ interp1 (
xos_data, compuener, VovA1, 'spline');
Ecap $=($ E_interp+Ecap_ext $) *$ ones $(1$, length $(t)) ;$
case 'IGBT'

```
        Ecap_ext = ((Cv_g+Cl_r /2+Cdiff+Cly+C_coup )*VovA2^2/2)+((Cdiff +2*Cv_g
            +Croot)*VovA1^2/2);
            compuener = cumtrapz(xos_data, xos_data.* yos_data*1e-12);
            E_interp = interp1(xos_data, compuener, VovA2,'spline')+interp1(
            xos_data,compuener, VovA1,'spline');
                Ecap = (E_interp+Ecap_ext)*ones (1, length(t));
    end
    % A1 is turned off after the reverse current reached his max, this current
        can be estimate by (Iboost=Ib):
    Irm}=\operatorname{sqrt}(\textrm{Ib}*(\textrm{Qra}/Ina) *0.5*Vdc/L)
    % then the reverse recovery time can be estimated by:
    trra= 2*Irm*L/(0.5*Vdc);
    % turn off losses:
    Eswa = ones (1, length(io_vec ) ) *(Irm *VovA2*trra/12+Irm*VovA1*trra/12);
    % the Irm^ }2*L\mathrm{ energy losses:
    ELr = 2*ones(1, length(io_vec)) *(L*Irm^2/2+Irm*trra*Vdc/8);
    % turn off losses due to the snubber Caps, Fall time calculation:
    % nominal fall time
    tfnx = (Rg+Rgx )* Ciss *log(Vgp/Vth);
    % new fall time
    tfx = (tfnx/Inm)*(Ib_vec-io_vec);
    % snubber losses
    EoffM_M= 2*((Ib_vec-io_vec).*tfx ).^ 2/(4*6*(Cld+Cm(indVdc)));
    % Sum up the switching losses:
    Esw = Ecap+Eswa+ELr+EoffM_M;
% Gate Drive Energy 2 main switches
    Egm = 2*Qgtm/Vqgm * (Vdrmm+Vdrmi ) ^ 2;
    % Gate Drive Energy 2 auxiliary switches
    Ega = 2*Qgta/Vqga*(Vdram+Vdrai) ^2;
    % Total gate losses
    Egt = ones (1, length(io_vec))*(Egm+Ega);
% Total Energy loss:
    %Et = EcondM +EAc+Esw+Egt;
    Et = EcondM +EcondA +EL+Esw+Egt;
% Power Losses Calculations:
    PcondM(indVdc)=2*sum (EcondM)*fmod; % Conduction Main
    PcondA(indVdc)= 2*sum(EcondA)*fmod; % Conduction Auxiliary
    Psw (indVdc)=2*sum(Esw)*fmod; % Switching Losses Ca loss
    PL}(\operatorname{indVdc})=2*\operatorname{sum}(\textrm{EL})*\mathrm{ fmod; % Inductor resistive loss
    Pgt(indVdc)= 2*sum(Egt)*fmod; % Gate Driving Losses
    Pt}(\textrm{indVdc})=2*\operatorname{sum}(Et)*\textrm{fmod};\quad% Total losse
end
%% Proposed switching sequence with 1 resonance pulse
```

```
% voltageloopsoftn
% Initializations
PcondM = zeros(size(Vdc_vec))';
PAc}= PcondM; Psw = PcondM
Pgt = PcondM; PL = PcondM;
PcondA = PcondM; Pt = PcondM;
Il1 = zeros(x+1,length(t)); Il2 = Il1; Il3 = Il1; Il4 = Il1; Il5 = Il1;
Il6 = Il1; Il7 = Il1; Il8 = Il1; Il9 = Il1; Il10 = Il1;
for indVdc=1:length(Vdc_vec)
    Vdc=Vdc_vec(indVdc);
    %Ib=Ib_vec(indVdc);
    Ib}= Ib_vec
% Current Modes:
    % Mode 1 [t0-t1], lower Main diode conducts: KVL }->\mathrm{ R Rl, Rdsa1, Rf2a,Ronm;
    Io*Rdsa<Vfa }->\mathrm{ Rt1=Rll +2*Rdsa+Rfm; Rt1=Rl+2*(Rdsa+Rcea) +Rfm ;
    Rt1=Rl +2*(Rdsa+Rcea) +(Rdsm+Rcem) ; % According to the assumbtion
    %VL+VR=Vdc*0.5-Vfa+Vfm+io*Rfm; -> Vt1=Vdc*0.5+Vfm+io*Rfm;
    % Vt1=Vdc*0.5+Vfm+io*Rfm;
    Vt1 =0.5*Vdc+Vceom+io_vec *(Rdsm+Rcem);
    t1 = -L/Rt1*log(1-Rt1*(io_vec./Vt1));
    ta}=(0:stp:1)'*t1
    for indsw = 1:length(io_vec);
    Il1 (:, indsw ) = (Vt1(indsw ) /Rt1)*(1- exp (-ta (:, indsw )*Rt1/L));
        %Il1 = ones(1,intint)'*(Vt1/Rt1) .*(1-\operatorname{exp}(-ta*Rt1/L));
    end
    % Mode 2 [t1, t2], lower MOSFET conducts: KVL; -> Rl,Rdsa,Rdsa,Rdsm;
    % }->\mathrm{ Rt1=Rl }+2*\textrm{Rdsa}+\textrm{Rdsm}
    Rt2=Rll+2*(Rdsa+Rcea)+Rdsm+Rcem; % According to assumbtion
    % VL+VR=Vdc*0.5-Vfa+io*Rdsm; -> Vt2=Vdc*0.5+ io *Rdsm;
    Vt2=Vdc*0.5 - Vceoa+io_vec *(Rdsm+Rcem);
    t2 = -L/Rt2* log ((Ib-Vt2/Rt2)./(io_vec -Vt2/Rt2));
    tb}=(0:stp:1)'*t2
    for indsw =1:length(io_vec);
        Il2 (:, indsw ) = (Vt2(indsw)}/Rt2)+(io_vec(indsw) - ...
            Vt2(indsw)/Rt2).*exp(-tb (:, indsw )*Rt2/L);
    end
    % Mode 3 [t2-t3], Resonance mode:
    t3= zeros(1, length(io_vec));
    Il3 = zeros(1/stp+1, length(io_vec));
    tc = Il3;
    for indio=1:length(io_vec)
        io = io_vec(indio);
        Ib}= Ib_vec(indio)
```

mode3new ;
$\mathrm{t} 3 \mathrm{tt}=\left[\begin{array}{ll}0 & \text { cumsum }(\mathrm{t} 3 \mathrm{t})\end{array}\right] ;$
$\mathrm{t} 3(:$, indio $)=\max (\mathrm{t} 3 \mathrm{tt}) ;$
$\operatorname{tc}(:$, indio $)=\left[\begin{array}{ll}0 & \text { cumsum }(\mathrm{t} 3 \mathrm{t})\end{array}\right]^{\prime} ;$
Il3 $(:$, indio $)=$ i $3 t^{\prime}$;
end
$\%$ Mode $4[\mathrm{t} 3-\mathrm{t} 4]$, upper diode conducts: $\mathrm{Rt} 4=\mathrm{Rl}+2 *(\mathrm{Rdsa}+\mathrm{Rcea})-\mathrm{Rfm}$;
\% According to the assumption
$\mathrm{Rt} 4=\mathrm{Rl}+2 *($ Rdsa + Rcea $)+(\mathrm{Rdsm}+$ Rcem $) ;$
$\% \mathrm{Vt} 4=(-\mathrm{Vdc} * 0.5--\mathrm{Vfm}-\mathrm{io} * \mathrm{Rfm}) ;$
$\mathrm{Vt} 4=(-\mathrm{Vdc} * 0.5-\mathrm{Vceom}-\mathrm{io}-\mathrm{vec} * \mathrm{Rdsm}) ;$
$\mathrm{Ib} 4=\mathrm{Il} 3($ end,$:) ;$
$\mathrm{t} 4=-\mathrm{L} / \operatorname{Rt} 4 * \log \left(\left(\mathrm{io} \_\right.\right.$vec $\left.\left.-\mathrm{Vt} 4 / \operatorname{Rt} 4\right) \cdot /(\operatorname{Ib} 4-\mathrm{Vt} 4 / \operatorname{Rt} 4)\right) ;$
$\mathrm{td}=(0: \mathrm{stp}: 1)^{\prime} * \mathrm{t} 4 ;$
for indsw $=1$ : length (io_vec);
$\operatorname{Il} 4(:$, indsw $)=(\mathrm{Vt} 4($ indsw $) / \operatorname{Rt} 4)+(\operatorname{Ib} 4($ indsw $)-\ldots$
$\mathrm{Vt} 4(\mathrm{indsw}) / \operatorname{Rt} 4) . * \exp (-\mathrm{td}(:, \operatorname{indsw}) * \operatorname{Rt} 4 / \mathrm{L}) ;$
end
\% Mode 5 [t4-t5], upper MOSFET conducts:
Rt5 $=\mathrm{Rl}+2 *($ Rdsa + Rcea $)+($ Rdsm + Rcem $) ;$
$\mathrm{Vt} 5=-\mathrm{Vdc} * 0.5+\mathrm{Vceom}-\mathrm{io}$ _ vec $*(\mathrm{Rdsm}+\mathrm{Rcem}) ;$
$\operatorname{Ib5}=\operatorname{Il} 4($ end,$:) ;$
$\mathrm{t} 5=-\mathrm{L} / \operatorname{Rt} 5 * \log ((-\mathrm{Vt} 5 / \operatorname{Rt} 5) . /(-\mathrm{Vt} 5 / \operatorname{Rt} 5+\mathrm{Ib} 5)) ;$
$\mathrm{te}=(0: \mathrm{stp}: 1)^{\prime} * \mathrm{t} 5$;
for indsw $=1$ : length (io_vec);
$\operatorname{Il} 5(:$, indsw $)=(\mathrm{Vt} 5($ indsw $) / \operatorname{Rt} 5)+(\operatorname{Ib} 5($ indsw $)-\ldots$
$\mathrm{Vt} 5(\mathrm{indsw}) / \operatorname{Rt} 5) . * \exp (-\mathrm{te}(:, \operatorname{indsw}) * \operatorname{Rt} 5 / \mathrm{L}) ;$
end
\% Mode 7 [t6-t7], current decrease:
$\mathrm{Rt} 7=\mathrm{Rl}+2 *($ Rdsa + Rcea $)+($ Rdsm + Rcem $) ;$
$\mathrm{Vt} 7=-\mathrm{Vdc} * 0.5+\mathrm{Vceom}-(\mathrm{Rdsm}+$ Rcem $) *$ io_vec $;$
$\mathrm{t} 7=-\mathrm{L} / \mathrm{Rt} 7 * \log (1+\mathrm{Ib}$-vec $* \operatorname{Rt} 7 . / \mathrm{Vt} 7) ;$
$\mathrm{tg}=(0: \mathrm{stp}: 1)^{\prime} * \mathrm{t} 7$;
for indsw $=1$ : length (io_vec);
$\operatorname{Il7}(:, \operatorname{indsw})=(\operatorname{Vt7}(\operatorname{indsw}) / \operatorname{Rt} 7) \cdot *(1-\exp (-\operatorname{tg}(:, \operatorname{indsw}) * \operatorname{Rt} 7 / \mathrm{L})) ;$
end
\% Mode 8 [t7-t8], Resonance mode:
t8 $=\operatorname{zeros}(1, \operatorname{length}($ io_vec $))$;
Il8 $=\operatorname{zeros}(1 / \operatorname{stp}+1$, length $($ io_vec $))$;
th $=\mathrm{Il} 8 ;$
for indio $=1: \operatorname{length}($ io_vec $)$
io $=$ io_vec (indio);
$\mathrm{Ib}=\mathrm{Ib}$ _vec (indio) ;
if 1
mode8new ;
$\mathrm{t} 8 \mathrm{tt}=[0 \quad$ cumsum $(\mathrm{t} 8 \mathrm{t})] ;$
$\mathrm{t} 8(:$, indio $)=\max (\mathrm{t} 8 \mathrm{tt})$;
$\operatorname{th}(:$, indio $)=[0 \quad \operatorname{cumsum}(\mathrm{t} 8 \mathrm{t})]^{\prime} ;$
Il8 (: , indio) $=\mathrm{i} 8 \mathrm{t}^{\prime}$;
end
end
\% Mode 9 [t8-t9], current decrease to zero: Rt9 =
$\% \mathrm{Rl}+2 *($ Rdsa + Rcea $)+$ Rdsm ;
Rt9 $=\mathrm{Rl}+2 *($ Rdsa + Rcea $)+\mathrm{Rfm}$;
$\% \mathrm{Vt9}=\mathrm{Vdc} * 0.5+\mathrm{Vfm}+\mathrm{Rfm} *$ io ;
Vt9 $=$ Vdc $* 0.5+$ Vceom + io_vec $*$ Rdsm;
Ib9 $=$ Il8 (end ,: );
$\mathrm{t} 9=\mathrm{real}(-\mathrm{L} / \operatorname{Rt} 9 * \log ((-\mathrm{Vt} 9 / \operatorname{Rt} 9) \cdot /(\operatorname{Ib} 9-\mathrm{Vt} 9 / \operatorname{Rt} 9))) ;$
$\mathrm{ti}=(0: \mathrm{stp}: 1)^{\prime} * \mathrm{t} 9$;
for indsw $=1$ : length (io_vec);
Il9 $(:$, indsw $)=($ Vt9 $($ indsw $) / \operatorname{Rt} 9)+(\operatorname{Ib9}($ indsw $)-\ldots$
$\mathrm{Vt9}($ indsw $) / \operatorname{Rt} 9) \cdot * \exp (-\mathrm{ti}(:$, indsw $) * \operatorname{Rt} 9 / \mathrm{L}) ;$
end
\% Mode 6 [ $\mathrm{t} 5-\mathrm{t} 6]$, Upper MOSFET conducts:
$\mathrm{t} 6=\mathrm{Ts} * \mathrm{D}-(\mathrm{t} 4+\mathrm{t} 5) ;$
$\mathrm{tf}=(0: \mathrm{stp}: 1)^{\prime} * \mathrm{t} 6$;
$\mathrm{Il} 6=0 * \mathrm{tf}$;
\% Mode 10 [t9-t0], Lower diode conducts: Conduction time for all
\% switches:
$\mathrm{Tm} 1=\mathrm{D} . * \mathrm{Ts} ;$
$\operatorname{Tm} 2=(1-\mathrm{D}) \cdot * \mathrm{Ts}-(\mathrm{t} 1+\mathrm{t} 2+\mathrm{t} 3) ;$
$\mathrm{Ta} 1=\mathrm{t} 1+\mathrm{t} 2+\mathrm{t} 3+\mathrm{t} 4+\mathrm{t} 5$;
$\mathrm{Ta} 2=\mathrm{t} 7+\mathrm{t} 8+\mathrm{t} 9 ;$
$\mathrm{tx}=(0: \mathrm{stp}: 1)^{\prime} * \operatorname{Tm} 2$;
$\mathrm{Il} 0=0 * \mathrm{tx}$;
\% The next computations are only for Auxiliary Switches: $\}$
\% Body Diode current in each mode: Body diode A2
Id $1=($ Vceoa $+($ Rcea + Rdsa $) *$ Il1 - Vfa $) /($ Rdsa + Rfa + Rcea $) ;$
$\operatorname{Id} 2=($ Vceoa $+($ Rcea + Rdsa $) * \mathrm{Il} 2-$ Vfa $) /($ Rdsa + Rfa + Rcea $) ;$
$\operatorname{Id} 3=($ Vceoa $+($ Rcea + Rdsa $) * \mathrm{Il} 3-$ Vfa $) /($ Rdsa + Rfa + Rcea $) ;$
$\operatorname{Id} 4=($ Vceoa $+($ Rcea + Rdsa $) *$ Il4 - Vfa $) /($ Rdsa + Rfa + Rcea $) ;$
$\mathrm{Id} 5=($ Vceoa $+($ Rcea + Rdsa $) * \mathrm{Il} 5-$ Vfa $) /($ Rdsa + Rfa + Rcea $) ;$
\% Body diode A1
$\operatorname{Id} 7=0 *(\mathrm{Rdsa} * \mathrm{Il} 7+\mathrm{Vfa}) /(\mathrm{Rdsa}+\mathrm{Rfa}) ;$
$\mathrm{Id} 8=0 *(\mathrm{Rdsa} * \mathrm{Il} 8+\mathrm{Vfa}) /(\mathrm{Rdsa}+\mathrm{Rfa}) ;$
$\operatorname{Id} 9=0 *($ Rdsa $* \mathrm{Il} 9+\mathrm{Vfa}) /(\mathrm{Rdsa}+\mathrm{Rfa}) ;$
\% Channel current in each mode: switch A2
Ich1 $=($ Vfa $+\mathrm{Il} 1 *$ Rfa $) /($ Rdsa + Rfa + Rcea $) ;$
Ich $2=($ Vfa $+\mathrm{Il} 2 *$ Rfa $) /($ Rdsa + Rfa + Rcea $) ;$
Ich $3=($ Vfa $+\mathrm{Il} 3 *$ Rfa $) /($ Rdsa + Rfa + Rcea $) ;$
Ich $4=($ Vfa $+\mathrm{Il} 4 *$ Rfa $) /($ Rdsa + Rfa + Rcea $) ;$
Ich $5=(\mathrm{Vfa}+\mathrm{Il} 5 * \mathrm{Rfa}) /($ Rdsa + Rfa + Rcea $) ;$
\% switch A1
$\operatorname{Ich} 7=0 *(-\mathrm{Vfa}+\mathrm{Il} 7 * \mathrm{Rfa}) /(\mathrm{Rdsa}+\mathrm{Rfa}) ;$
Ich $8=0 *(-\mathrm{Vfa}+\mathrm{Il} 8 * \mathrm{Rfa}) /($ Rdsa +Rfa$) ;$
$\operatorname{Ich} 9=0 *(-\mathrm{Vfa}+\mathrm{Il} 9 * \mathrm{Rfa}) /(\mathrm{Rdsa}+\mathrm{Rfa}) ;$
\% Check the channel and the diode current-Auxiliary switches: $\}$
inds $=$ find $(\operatorname{Id} 1<0) ;$
$\operatorname{Ich} 1(\mathrm{inds})=\mathrm{Il} 1(\mathrm{inds}) ;$
Id $1($ inds $)=0 ;$
inds $=$ find $(\operatorname{Id} 2<0) ;$
$\operatorname{Ich} 2($ inds $)=\mathrm{Il} 2(\mathrm{inds}) ;$
$\operatorname{Id} 2($ inds $)=0$;
inds $=$ find $(\operatorname{Id} 3<0) ;$
$\operatorname{Ich} 3($ inds $)=\mathrm{Il} 3($ inds $)$;
$\operatorname{Id} 3($ inds $)=0 ;$
inds $=$ find $(\operatorname{Id} 4<0) ;$
$\operatorname{Ich} 4($ inds $)=\mathrm{Il} 4(\mathrm{inds})$;
$\operatorname{Id} 4($ inds $)=0 ;$
inds $=$ find $(\operatorname{Id} 5<0) ;$
$\operatorname{Ich} 5($ inds $)=\mathrm{Il} 5(\mathrm{inds})$;
$\operatorname{Id} 5($ inds $)=0 ;$
inds $=$ find $(\operatorname{Id} 7>0) ;$
$\operatorname{Ich} 7($ inds $)=\operatorname{Il7}($ inds $) ;$
$\operatorname{Id} 7($ inds $)=0 ;$
inds $=$ find $(\operatorname{Id} 8>0) ;$
$\operatorname{Ich} 8($ inds $)=\mathrm{Il} 8(\mathrm{inds})$;
$\operatorname{Id} 8($ inds $)=0 ;$
inds $=$ find $(\operatorname{Id} 9>0) ;$
$\operatorname{Ich} 9($ inds $)=\mathrm{Il} 9(\mathrm{inds}) ;$
$\operatorname{Id} 9($ inds $)=0 ;$
\% The next computations are only for Main Switches:\}
\% Body Diode current in each mode: Body diode A1
$\operatorname{IdM} 1=(\operatorname{Rdsm} *(\operatorname{Il1}-$ repmat $($ io_vec $, \mathrm{x}+1,1))-\mathrm{Vfm}) /(\operatorname{Rdsm}+\operatorname{Rfm}) ;$
$\operatorname{IdM} 2=(\operatorname{Rdsm} *(\operatorname{Il} 2-\operatorname{repmat}($ io_vec $, \mathrm{x}+1,1))-\mathrm{Vfm}) /(\operatorname{Rdsm}+\operatorname{Rfm}) ;$
$\operatorname{IdM} 3=0 *(\operatorname{Rdsm} *(\operatorname{Il3}-\operatorname{repmat}($ io_vec $, \mathrm{x}+1,1))-\mathrm{Vfm}) /(\mathrm{Rdsm}+\mathrm{Rfm}) ;$
$\operatorname{IdM} 4=(\operatorname{Rdsm} *(\operatorname{Il} 4-$ repmat $($ io_vec $, x+1,1))-V f m) /(\operatorname{Rdsm}+\operatorname{Rfm}) ;$
$\operatorname{IdM} 5=(\operatorname{Rdsm} *(\operatorname{Il} 5-$ repmat $($ io_vec $, \mathrm{x}+1,1))-\mathrm{Vfm}) /(\operatorname{Rdsm}+\mathrm{Rfm}) ;$

```
% Body diode A1
IdM7 = (Rdsm*(Il7+repmat(io_vec ,x+1,1))+Vfm)/(Rdsm+Rfm);
IdM8 = 0*(Rdsm*(Il8+repmat(io_vec ,x+1,1))+Vfm)/(Rdsm+Rfm);
IdM9 = (Rdsm*(Il9+repmat(io_vec ,x+1,1))+Vfm)/(Rdsm+Rfm);
% Channel current in each mode: switch M2
IchM1 = (Vfm+(Il1 -repmat (io_vec, x+1,1))*Rfm)/(Rdsm+Rfm);
IchM2 = (Vfm+(Il2 -repmat(io_vec , x +1,1) ) *Rfm)/(Rdsm+Rfm);
IchM3 = 0*(Vfm+(Il3 -repmat (io_vec , x+1,1)) *Rfm)/(Rdsm+Rfm);
IchM4 = (Vfm+(Il4 -repmat(io_vec ,x+1,1))*Rfm)/(Rdsm+Rfm);
IchM5 = (Vfm+(Il5 -repmat (io_vec ,x+1,1) )*Rfm)/(Rdsm+Rfm);
% switch A1
IchM7 = (-Vfm+(Il7+repmat(io_vec , x +1,1))*Rfm)/(Rdsm+Rfm);
IchM8 = 0*(-Vfm+(Il8+repmat(io_vec ,x+1,1))*Rfm)/(Rdsm+Rfm);
IchM9 = (-Vfm+(Il9+repmat(io_vec , x +1,1))*Rfm)/(Rdsm+Rfm);
    Iout = repmat(io_vec, x+1,1);
    IBoost = repmat (Ib_vec ,x+1,1);
% Check the channel and the diode current-Main switches:
    inds = find(IdM1<0);
    IchM1(inds)=Il1(inds)-Iout(inds);
    IdM1(inds)=0;
    inds = find(IdM2<Iout);
    IchM2(inds)=Il2(inds)-Iout(inds);
    IdM2(inds)=0;
    inds = find(IdM3<0);
    IchM3(inds)=0*(Il3(inds)-Iout(inds));
    IdM3(inds)=0;
    inds = find(IdM4<0);
    IchM4(inds)=Il4(inds)-Iout(inds);
    IdM4(inds)=0;
    inds = find(IdM5<0);
    IchM5(inds)=Il5(inds)-Iout(inds);
    IdM5(inds)=0;
    inds = find(IdM7>-Iout);
    IchM7(inds)=Il7(inds)+Iout(inds);
    IdM7(inds)=0;
    inds = find(IdM8>0);
    IchM8(inds)=0*(I18(inds)+Iout(inds));
    IdM8(inds)=0;
    inds = find(IdM9>0);
    IchM9(inds)=I19(inds)+Iout(inds);
    IdM9(inds)=0;
% LOSS CALCULATION:
```

```
712 % Positive inductor current io *Rdsa\ensuremath{<}Vfa -\ensuremath{>} Diode will
        not conducts ... no Vfa*Il1 loosses The conduction energy is averaged over
        one switching cycle (stp) then
7 1 3 ~ \% i t ~ i s ~ a v e r a g e d ~ o v e r ~ f u n d . ~ p e r i o d e ~ ( t 1 , t 3 \ldots . . . ) ~
714 E1 = ((Rl+(Rdsa+Rcea))*trapz(Il1.^2)+Vceoa*trapz(Il1 ) +(Rdsa+Rcea)*trapz(Ich1.^2)
        +(Vfa*trapz(Id1)+ Rfa*trapz(Id1.^2))+Vceoa*trapz(Ich1 ) +(Rdsm+Rcem)*trapz
        ((IchM1).^ 2) +(Vceom)*trapz (IchM1)+ (Rfm)*trapz ((IdM1) .^ 2) +(Vfm)*trapz (IdM1)
        )*stp.*t1;
715 E2 = ((Rl+(Rdsa+Rcea ) )*trapz(Il2.^2)+Vceoa*trapz(Il2)+(Rdsa+Rcea)*trapz(Ich2.^ 2)
    +(Vfa*trapz(Id2)+Rfa*trapz (Id2 .^2) ) +Vceoa*trapz (Ich2) +(Rdsm+Rcem) *trapz ((
    IchM2 ).^ 2) +(Vceom ) * trapz(IchM2) +(Rfm)*trapz ((IdM2) .^ 2) +(Vfm)*trapz (IdM2))*stp
    .* t2;
716 E3 = ((Rl+(Rdsa+Rcea))*trapz(Il3.^2)+Vceoa*trapz(Il3)+(Rdsa+Rcea)*trapz(Ich3.^2 )
    +(Vfa*trapz(Id3)+ Rfa*trapz(Id3.^2))+Vceoa*trapz(Ich3))*stp.*t3;
717 E4 = ((Rl+(Rdsa+Rcea) )*trapz (Il4.^ 2) +Vceoa*trapz (Il4 ) +(Rdsa+Rcea)*trapz(Ich4.^ 2)
    +(Vfa*trapz(Id4)+Rfa*trapz(Id4.^2))+Vceoa*trapz(Ich4) +(Rdsm+Rcem)*trapz ((
    IchM4 ) .^ 2) +(Vceom ) *trapz (IchM4) +(Vceom ) * trapz (IchM4) +(Rfm)*trapz ((IdM4) .^ 2) +(
    Vfm)*trapz(IdM4))*stp.*t4;
718 E5 = ((Rl+(Rdsa+Rcea) )*trapz(Il5.^2)+Vceoa*trapz(Il5 ) +(Rdsa+Rcea)*trapz(Ich5.^ 2)
    +(Vfa*trapz(Id5 )+Rfa*trapz(Id5 .^2) )+Vceoa*trapz (Ich5) +(Rdsm+Rcem)*trapz ((
    IchM5 ).^ 2) +(Vceom )*trapz(IchM5 ) +(Vceom)*trapz (IchM5 ) +(Rfm)*trapz ((IdM5) .^2) +(
    Vfm)*trapz(IdM5))*stp .*t5;
719 % Negative inductor current
720 E7 = ((Rl+(Rdsa+Rcea))*trapz(Il7.^2)-Vceoa*trapz(Il7 ) +(Rdsa+Rcea)*trapz(Ich7.^2)
    +(-Vfa*trapz(Id7)+ Rfa*trapz(Id7.^2))-Vceoa*trapz(Ich7 ) +(Rdsm+Rcem)*
    trapz((IchM7).^2 ) +(Vceom)*trapz (IchM7)+(Vceom)*trapz (IchM7) +(Rfm)*trapz ((
    IdM7).^ 2) +(Vfm)*trapz(IdM7))*stp .*t7;
721 E8 = ((Rl+(Rdsa+Rcea) )*trapz(Il8.^2)-Vceoa*trapz(Il8)+(Rdsa+Rcea)*trapz(Ich8.^2)
    +(-Vfa*trapz(Id8)+Rfa*trapz(Id8.^ 2) )-Vceoa*trapz(Ich8 ) )*stp.*t8;
722 E9 = ((Rl+(Rdsa+Rcea))*trapz(Il9.^2)-Vceoa*trapz(Il9 ) +(Rdsa+Rcea)*trapz(Ich2.^2 )
    +(-Vfa*trapz(Id9)+Rfa*trapz(Id9 .^ 2) )-Vceoa*trapz (Ich9 ) +(Rdsm+Rcem)*trapz ((
    IchM9 ) .^2) +(Vceom ) *trapz (IchM9) +(Vceom )*trapz (IchM9 ) +(Rfm)*trapz ((IdM9) .^ 2) +(
    Vfm)*trapz(IdM9))*stp.*t9;
7 2 3 ~ \% ~ I n d u c t o r ~ l o s s e s
724 EL = Rl*(trapz(Il1.^2 ) .*t1+trapz(Il2.^2 ).*t2+trapz(Il3.^2).*t3+trapz(Il4.^2).*t4
        +trapz(Il5 .^2).*t5+trapz(Il7.^2) .*t7+trapz(Il8.^2) .*t8+trapz(Il9 .^ 2) .*t9
        )*stp;
725 % Looses in Auxiliary Cirtcuit (Aux. switches and inductor):
726 EAc = E1+E2+E3+E4+E5+E7+E8+E}9
727 % Conduction losses in Auxiliary switches:
```

```
EcondA = (((Rdsa+Rcea)*trapz(Il1.^ 2) +Vceoa*trapz(Il1 )+Vfa*trapz(Id1) +Rfa*trapz(
```



```
        Il2.^2 ) +Vceoa*trapz(Il2)+Vfa*trapz(Id2)+Rfa*trapz(Id2 .^ 2) +(Rdsa+Rcea)*trapz(
        Ich2.^2)+Vceoa*trapz(Ich2)).*t2+((Rdsa+Rcea)*trapz(Il3 .^ 2) +Vceoa*trapz(Il3)+
        Vfa*trapz(Id3)+Rfa*trapz(Id3.^2) +(Rdsa+Rcea)*trapz(Ich3.^2)+Vceoa*trapz(Ich3)
        ).*t3+((Rdsa+Rcea)*trapz(Il4.^ 2) +Vceoa*trapz(Il4)+Vfa*trapz (Id 4)+Rfa*trapz(
        Id4.^ 2) +(Rdsa+Rcea) *trapz (Ich4.^ 2) +Vceoa*trapz (Ich4) ).*t4 +((Rdsa+Rcea) *trapz (
        Il5 .^2)+Vceoa*trapz(Il5)+Vfa*trapz(Id5 )+Rfa*trapz(Id5 .^ 2) +(Rdsa+Rcea)*trapz (
        Ich5.^2)+Vceoa*trapz(Ich5)).*t5+((Rdsa+Rcea)*trapz(Il7.^2)-Vceoa*trapz(Il7)-
        Vfa*trapz(Id7)+Rfa*trapz(Id7.^2) +(Rdsa+Rcea)*trapz (Ich7.^2 ) - Vceoa*trapz (Ich7)
        ).*t7+((Rdsa+Rcea)*trapz(Il8.^2 ) +Vceoa*trapz(Il8)-Vfa*trapz(Id8 ) +Rfa*trapz(
        Id8.^ 2) +(Rdsa+Rcea) *trapz (Ich8.^2)-Vceoa*trapz (Ich8) ) .*t8+((Rdsa+Rcea )*trapz(
        Il1 . ^2)-Vceoa*trapz(Il9 )-Vfa*trapz(Id9 ) +Rfa*trapz (Id9 .^ 2) +(Rdsa+Rcea)*trapz(
        Ich9.^ 2)-Vceoa*trapz(Ich9)).*t9)*stp ;
    % Conduction Losses for Main switches:
    E6 = (Vceom*io_vec +(Rdsm+Rcem)*io_vec.^ 2) .*Tm1;
    E10=(Vceom*io_vec +(Rdsm+Rcem) *io_vec. ` 2) .*Tm2;
    EcondM = E6+E10;
% Switching losses in Auxiliary switches:
%at turn on both A1 and A2 are turned on at the same time "the output capacitance
        of A1 is discharged while the output capacitance of A2 is shorted by the
        body diode, the opposite for negative current slope". energy lost is given by
        (2 aux sw)
    VovA2 = 1.2*Vdc;
    VovA1 = 1.7*Vdc;
    switch AuxSWITCHA
        case 'MOSFET'
            Ecap_ext = (( Cdiff +5*Cv_g+Cl_r /2+Cly+Croot + 2*C_coup ) *VovA2^2/2) +((
                Cdiff+ Cv_g+Cl_r/2+Cly)*VovA1^2/2);
            compuener = cumtrapz(xos_data, xos_data.* yos_data*1e-12);
            E_interp = interp1(xos_data, compuener, VovA2,'spline ')+interp1(
                xos_data,compuener, VovA1,'spline');
            Ecap = (E_interp+Ecap_ext)*ones(1, length(t));
        case 'IGBT'
            Ecap_ext = ((Cv_g+Cl_r /2+Cdiff+Cly+C_coup )*VovA2^2/2)+((Cdiff + 2*Cv_g
                +Croot)*VovA1^2/2);
            compuener = cumtrapz(xos_data, xos_data.* yos_data*1e-12);
            E_interp = interp1(xos_data, compuener, VovA2,'spline')+interp1(
                xos_data, compuener, VovA1, 'spline');
            Ecap = (E_interp+Ecap_ext)*ones(1, length(t));
    end
% A1 is turned off after the reverse current reached his max, this
% current can be estimate by (Iboost=Ib):
```

```
Irm = sqrt(Ib*(Qra/Ina) *0.5*Vdc/L);
% then the reverse recovery time can be estimated by:
trra= 2*Irm*L/(0.5*Vdc);
% turn off losses:
Eswa = ones(1,length(io_vec))*(Irm*VovA2*trra/12+Irm*VovA1*trra/12);
% the Irm^2*L energy losses:
ELr = 2*ones(1, length(io_vec)) *(L*Irm^2/2+Irm*trra*Vdc/8);
% turn off losses due to the snubber Caps, Fall time calculation:
% nominal fall time
tfnx = (Rg+Rgx ) *Ciss*log(Vgp/Vth);
% new fall time
tfx = (tfnx/Inm)*(Ib_vec-io_vec);
EoffM_M= ((Ib_vec-io_vec).*tfx).^ 2/(4*6*(Cld+Cm(indVdc)));
% Sum up the switching losses:
Esw =(Ecap+Eswa+ELr+EoffM_M)/2;
% Gate Drive Energy 2 main switches
Egm = 2*Qgtm/Vqgm *(Vdrmm+Vdrmi) ^ 2;
% Gate Drive Energy 2 auxiliary switches
Ega = 2*Qgta/Vqga*(Vdram+Vdrai) ^ 2;
% Total gate losses
Egt = ones(1, length(io_vec))*(Egm+Ega);
% Total Energy loss:
Et = EcondM+EcondA+EL+Esw+Egt;
% Power Losses Calculations:
    PcondM(indVdc)= 2*sum(EcondM)*fmod; % Conduction Main
    PcondA(indVdc)= 2*sum(EcondA)*fmod; % Conduction Auxiliary
    Psw(indVdc) = 2*sum(Esw)*fmod; % Switching Losses Ca loss
    PL(indVdc) = 2*sum(EL)*fmod; % Inductor resistive loss
    Pgt(indVdc) = 2*sum(Egt)*fmod; % Gate Driving Losses
    Pt(indVdc) = 2*sum(Et)*fmod; % Total losses
    end
%% mode3new
% Initializations
% Mode 3 [t2-t3], Resonance mode: Aux is MOSFET; -\ensuremath{>} Rl,Rdsa,Rdsa; -\
        ensuremath{>} Rt3=Rl+2*Rdsa; Acoording to assumbtion
Rt3 = Rll (Rdsa +Rcea) +(Rfa*(Rdsa+Rcea) / (Rfa +Rdsa +Rcea) );
% VL+VR+VC=Vdc*0.5-Vfa; -> Vt3=Vdc*0.5;
Uq = Vdc/2;
Vt3 = Uq;
uC0 = Vceom+(Rdsm+Rcem)*(Ib-io); % Initial Voltage Coss
iL0 = Ib;
                                    % Initial current
Ue = Vdc+Vfm; % final voltage Coss
xt = stp; % Number of points in this mode
```

\% Start
delta $3 x=\operatorname{Rt} 3 /(2 * \mathrm{~L}) ; \quad \%$ Damping factor
Vds2 $\quad=\mathrm{uC0}: \mathrm{Ue} * \mathrm{xt}: \mathrm{Ue}+\mathrm{uC0} ; \quad \%$ Drain source of M2
Vds1 $=\mathrm{Ue}+\mathrm{uC0}:-\mathrm{Ue} * \mathrm{st} \mathrm{p}: \mathrm{uC0} ; \%$ Drain source of M1
$\%$ set to zero
$\mathrm{t} 3 \mathrm{t}=\operatorname{zeros}(1, \operatorname{length}(\mathrm{Vds} 2)-1)$;
$\mathrm{i} 3 \mathrm{t}=\operatorname{zeros}(1, \operatorname{length}(\mathrm{Vds} 2))$;
$\mathrm{A} 3 \mathrm{t}=\mathrm{t} 3 \mathrm{t} ; \mathrm{B} 3 \mathrm{t}=\mathrm{t} 3 \mathrm{t} ; \mathrm{C} 3 \mathrm{x}=\mathrm{t} 3 \mathrm{t} ;$
$\mathrm{Vc} 3 \mathrm{t}=\mathrm{i} 3 \mathrm{t} ;$
$\%$ Total Capacitance (C3x) of this mode and lambda1, 2
for indVds $2=1$ : length (Vds2)
$\operatorname{Cds} 2(\operatorname{indVds} 2)=$ interp1 ( $\operatorname{xos}_{-}$data, yos_data*1e-12,Vds2(indVds2),'spline'); $\operatorname{Cds} 1($ indVds2) $=$ interp1 (xos_data, yos_data*1e-12,Vds1(indVds2), 'spline'); $\mathrm{C} 3 \mathrm{x}(\mathrm{indVds} 2)=(\mathrm{Cds} 1(\mathrm{indVds} 2)+\mathrm{Cds} 2(\mathrm{indVds} 2)+\mathrm{Cld}) ;$ omega3x $($ indVds2 $)=\operatorname{sqrt}\left(-\operatorname{delta} 3 x .^{\wedge} 2+1 /(\mathrm{L} * \mathrm{C} 3 \mathrm{x}(\operatorname{indVds} 2))\right) ;$ lambda1t $(\operatorname{indVds} 2)=-\operatorname{delta} 3 x+1 \mathrm{i} *$ omega3x(indVds2); lambda $2 \mathrm{t}(\mathrm{indVds} 2)=-\operatorname{delta} 3 \mathrm{x}-1 \mathrm{i} * \operatorname{omega} 3 \mathrm{x}(\mathrm{indVds} 2)$;
end
\% Finding the constants of the second order equation at each step:
\% The initial solution
A3t $(1)=(\mathrm{iL} 0-\mathrm{io}-\mathrm{C} 3 \mathrm{x}(1) \cdot * \operatorname{lambda} 2 \mathrm{t}(1) \cdot *(\mathrm{uC0}+\mathrm{Rt} 3 * \mathrm{io}-\mathrm{Uq})) \cdot /(\mathrm{C} 3 \mathrm{x}(1) . *(\operatorname{lambda} 1 \mathrm{t}(1)-$ lambda2t(1)));
$\mathrm{B} 3 \mathrm{t}(1)=(\mathrm{io}-\mathrm{iL} 0+\mathrm{C} 3 \mathrm{x}(1) \cdot * \operatorname{lambda} 1 \mathrm{t}(1) \cdot *(\mathrm{uC} 0+\mathrm{Rt} 3 *$ io -Uq$)) \cdot /(\mathrm{C} 3 \mathrm{x}(1) . *(\operatorname{lambda} 1 \mathrm{t}(1)-$ lambda2t(1)));
\% Time step \#1:
$\mathrm{t} 3 \mathrm{t}(1)=\operatorname{real}((1 . /(-1 \mathrm{i} * \operatorname{omega} 3 \mathrm{x}(1))) \cdot *(\log ((-(-\mathrm{Vds} 2(2)-\mathrm{io} * \mathrm{Rt} 3+\mathrm{Uq})+\mathrm{sqrt}((-\mathrm{Vds} 2(2)$ $-\mathrm{io} * \mathrm{Rt} 3+\mathrm{Uq}) \cdot \wedge 2-4 . * \mathrm{~A} 3 \mathrm{t}(1) \cdot * \mathrm{~B} 3 \mathrm{t}(1))) \cdot /(2 * \mathrm{~B} 3 \mathrm{t}(1))))) ;$
$\operatorname{Vc} 3 \mathrm{t}(1)=\mathrm{uC0}$;
i3t (1) $=\mathrm{iLO}$;
for indv $=2:$ length $(V d s 2)-1$
\% Next capacitore voltage value:
$V c 3 t(i n d v)=A 3 t(i n d v-1) . * \exp (\operatorname{lambda} 1 t(\operatorname{indv}-1) . * \operatorname{t} 3 t(\operatorname{indv}-1))+B 3 t(\operatorname{indv}-1) . * \exp ($ $\operatorname{lambda} 2 \mathrm{t}(\mathrm{indv}-1) . * \mathrm{t} 3 \mathrm{t}(\mathrm{indv}-1))+\mathrm{Uq}-\mathrm{io} * \operatorname{Rt} 3$;
\% Next inductor current value:
$\mathrm{i} 3 \mathrm{t}(\mathrm{indv})=\mathrm{C} 3 \mathrm{x}(\mathrm{indv}-1) \cdot *(\operatorname{lambda} 1 \mathrm{t}(\mathrm{indv}-1) . * \mathrm{~A} 3 \mathrm{t}(\mathrm{indv}-1) . * \exp (\operatorname{lambda} 1 \mathrm{t}(\mathrm{indv}-1) . *$ $\mathrm{t} 3 \mathrm{t}(\operatorname{ind} \mathrm{v}-1))+\operatorname{lambda} 2 \mathrm{t}(\operatorname{indv}-1) . * \quad \mathrm{~B} 3 \mathrm{t}(\mathrm{indv}-1) . * \exp (\operatorname{lambda} 2 \mathrm{t}(\mathrm{indv}-1) . * \mathrm{t} 3 \mathrm{t}(\mathrm{indv}$ $-1))+\mathrm{io}$;
\% Next constats
$\mathrm{A} 3 \mathrm{t}(\mathrm{indv})=(\mathrm{i} 3 \mathrm{t}(\mathrm{indv})-\mathrm{io}-\mathrm{C} 3 \mathrm{x}(\mathrm{indv}) \cdot * \operatorname{lambda} 2 \mathrm{t}(\mathrm{indv}) . *(\mathrm{Vc} 3 \mathrm{t}(\mathrm{indv})+\mathrm{Rt} 3 * \mathrm{io}-\mathrm{Uq})) \cdot /($ C3x (indv).*(lambda1t (indv) $-\operatorname{lambda} 2 \mathrm{t}(\mathrm{indv})))$;
$B 3 t(\operatorname{indv})=(\mathrm{io}-\mathrm{i} 3 \mathrm{t}(\mathrm{indv})+\mathrm{C} 3 \mathrm{x}(\mathrm{indv}) . * \operatorname{lambda} 1 \mathrm{t}(\mathrm{indv}) . *(\mathrm{Vc} 3 \mathrm{t}(\mathrm{indv})+\mathrm{Rt} 3 * \mathrm{io}-\mathrm{Uq})) . /($ $\mathrm{C} 3 \mathrm{x}(\mathrm{indv}) . *(\operatorname{lambda} 1 \mathrm{t}(\mathrm{indv})-\operatorname{lambda} 2 \mathrm{t}(\mathrm{indv}))) ;$
\% Next time step

```
t3t(indv)= real( (1./(-1i *omega3x(indv)) ).*(log( (-(-Vds2(indv+1)-io*Rt3+Uq)+
```



```
    ;
end
indv = length(Vds2);
Vc3t(indv ) = A3t(indv - 1).*exp(lambda1t (indv - 1).*t3t(indv - 1) )+B3t (indv - 1) .* exp(
    lambda2t(indv - 1).*t3t(indv - 1))+Uq-io *Rt3;
% Next inductor current value:
i3t(indv)= C3x(indv - 1).*(lambda1t(indv - 1).*A3t(indv - 1).*exp(lambda1t(indv - 1).*
    t 3t (indv - 1) )+lambda2t (indv - 1).* B3t (indv - 1).*exp (lambda2t (indv - 1).* t 3t (indv
    -1)))+io ;
figure(1); plot([0 cumsum(t3t)],i3t) ; xlabel('Time [S]');
ylabel('Resonant current [A]') ; grid minor;
figure(2); plot([0 cumsum(t3t)],[Vc3t' Vds2']); xlabel('Time [S]');
ylabel({'Capacitor Voltage [V]','Vds2'});grid minor;
%% mode8new
% Mode 8 [t7-t8], Resonance mode: Aux is MOSFET; -\ensuremath{>} Rl, Rdsa,Rdsa; -\
    ensuremath {>} Rt3=Rl + 2*Rdsa;
% Acoording to assumbtion
Rt8 = Rl + (Rdsa +Rcea ) +(Rfa* (Rdsa +Rcea ) / (Rfa +Rdsa +Rcea ) );
% VL+VR+VC=Vdc*0.5-Vfa; -> Vt3=Vdc* 0.5;
Uq = Vdc/2;
uC80 = Vdc-Vfm; % Initial Voltage Coss
iL80 = -Ib; % Initial current
Ue8 = Vceom+Rdsm*io; % final voltage Coss
xt = stp; % Number of points in this mode
delta }8\textrm{x}=0*\operatorname{Rt8}/(2*\textrm{L});\quad% Damping factor
Vds18 = Ue8:uC80*xt:Ue8+uC80; % Drain source of M2
Vds28 = uC80+Ue8:-uC80*xt:Ue8; % Drain source of M1
% set to zero
t8t=zeros(1, length(Vds28)-1);
i8t= zeros(1, length(Vds28));
A8t = t8t; B8t = t8t; C8x = t8t;
Vc8t = i8t;
for indVds28=1:length(Vds28)
    Cds28(indVds28) = interp1(xos_data, yos_data*1e-12,Vds28(indVds28),'spline''
        );
    Cds18(indVds28) = interp1(xos_data, yos_data*1e-12,Vds18(indVds28),'spline'
        );
    C8x(indVds28) = (Cds18(indVds28)+Cds28(indVds28)+Cld);
    omega8x(indVds28) = sqrt(-delta 8x.^ 2 +1/(L*C8x(indVds28)) );
    lambda18t(indVds28)= - delta 8x +1i*omega8x (indVds28);
```

    lambda28t \((\) indVds28 \()=-\) delta \(8 \mathrm{x}-1 \mathrm{i} *\) omega8x \((\) indVds 28\() ;\)
    end
\% The initial solution
$\mathrm{A} 8 \mathrm{t}(1)=(\mathrm{iL8} 8-\mathrm{io}-\mathrm{C} 8 \mathrm{x}(1) . * \operatorname{lambda} 28 \mathrm{t}(1) \cdot *(\mathrm{uC} 80+\mathrm{Rt} 8 * \mathrm{io}-\mathrm{Uq})) \cdot /(\mathrm{C} 8 \mathrm{x}(1) . *(\mathrm{lambda} 18 \mathrm{t}(1)$
-lambda28t (1)) );
$\mathrm{B} 8 \mathrm{t}(1)=(\mathrm{io}-\mathrm{iL} 80+\mathrm{C} 8 \mathrm{x}(1) . * \operatorname{lambda18t}(1) \cdot *(\mathrm{uC} 80+\mathrm{Rt} 8 * \mathrm{io}-\mathrm{Uq})) \cdot /(\mathrm{C} 8 \mathrm{x}(1) \cdot *(\mathrm{lambda} 18 \mathrm{t}(1)$
-lambda28t (1))) ;
\% Time step \#1:
$\mathrm{t} 8 \mathrm{t}(1)=\operatorname{real}((1 . /(1 \mathrm{i} * \operatorname{omega8x}(1))) \cdot *(\log ((-(-\mathrm{Vds} 28(2)-\mathrm{io} * \operatorname{Rt} 8+\mathrm{Uq})+\mathrm{sqrt}((-\mathrm{Vds} 28$
(2)-io $* \mathrm{Rt} 8+\mathrm{Uq}) . \wedge 2-4 . * \mathrm{~A} 8 \mathrm{t}(1) \cdot * \mathrm{~B} 8 \mathrm{t}(1))) \cdot /(2 * \mathrm{~A} 8 \mathrm{t}(1)))))$;
$\operatorname{Vc} 8 \mathrm{t}(1)=\mathrm{uC} 80$;
i8t (1) $=\mathrm{iL} 80 ;$
for indv8 $=2$ : length $(V \operatorname{ds} 28)-1$
\% Next capacitore voltage value:
$\operatorname{Vc} 8 \mathrm{t}(\operatorname{indv} 8)=\mathrm{A} 8 \mathrm{t}(\operatorname{indv} 8-1) \cdot * \exp (\operatorname{lambda} 8 \mathrm{t}(\operatorname{indv} 8-1) \cdot * \mathrm{t} 8 \mathrm{t}(\operatorname{indv} 8-1))+\mathrm{B} 8 \mathrm{t}(\operatorname{indv} 8-1) \cdot *$
$\exp (\operatorname{lambda} 28 \mathrm{t}(\operatorname{indv} 8-1) . * \mathrm{t} 8 \mathrm{t}(\operatorname{indv} 8-1))+\mathrm{Uq}-\mathrm{io} * \mathrm{Rt} 8$;
\% Next inductor current value:
$\mathrm{i} 8 \mathrm{t}(\operatorname{indv} 8)=\mathrm{C} 8 \mathrm{x}(\operatorname{indv} 8-1) \cdot *(\operatorname{lambda} 18 \mathrm{t}(\operatorname{indv} 8-1) \cdot * \mathrm{~A} 8 \mathrm{t}(\operatorname{indv} 8-1) \cdot * \exp (\operatorname{lambda} 18 \mathrm{t}($
$\operatorname{indv} 8-1) \cdot * \mathrm{t} 8 \mathrm{t}(\operatorname{indv} 8-1))+\operatorname{lambda} 28 \mathrm{t}(\operatorname{indv} 8-1) \cdot * \mathrm{~B} 8 \mathrm{t}(\operatorname{indv} 8-1) \cdot * \exp (\operatorname{lambda} 28 \mathrm{t}(\mathrm{indv} 8$
$-1) \cdot * \operatorname{tg}(\operatorname{indv} 8-1)))+$ io ;
\% Next constats
A8t $(\operatorname{indv} 8)=(\mathrm{i} 8 \mathrm{t}(\mathrm{indv} 8)-\mathrm{io}-\mathrm{C} 8 \mathrm{x}(\mathrm{indv} 8) \cdot * \operatorname{lambda} 28 \mathrm{t}(\mathrm{indv} 8) \cdot *(\mathrm{Vc} 8 \mathrm{t}(\mathrm{indv} 8)+\mathrm{Rt} 8 * \mathrm{io}-\mathrm{Uq}$
$)) \cdot /(\operatorname{C8x}(\operatorname{indv} 8) \cdot *(\operatorname{lambda} 18 t(\operatorname{indv} 8)-\operatorname{lambda} 28 t(\operatorname{indv} 8))) ;$
B8t (indv8) $=($ io $-\mathrm{i} 8 \mathrm{t}(\mathrm{indv} 8)+\mathrm{C} 8 \mathrm{x}(\mathrm{indv} 8) . * \operatorname{lambda18t(\operatorname {indv}8)} . *(\mathrm{Vc} 8 \mathrm{t}(\mathrm{indv} 8)+\mathrm{Rt} 8 * \mathrm{io}-\mathrm{Uq}$
$)) \cdot /(\operatorname{C8x}(\operatorname{indv} 8) \cdot *(\operatorname{lambda} 18 t(\operatorname{indv} 8)-\operatorname{lambda} 28 t(\operatorname{indv} 8)))$;
\% Next time step
$\mathrm{t} 8 \mathrm{t}(\mathrm{indv} 8)=\mathrm{real}((1 . /(1 \mathrm{i} * \operatorname{mega} 8 \mathrm{x}(\operatorname{indv} 8))) \cdot *(\log ((-(-\mathrm{Vds} 28(\operatorname{indv} 8+1)-\mathrm{io} * \mathrm{Rt} 8+\mathrm{Uq})$
$\left.+\operatorname{sqrt}\left((-\mathrm{Vds} 28(\operatorname{indv} 8+1)-\mathrm{io} * \mathrm{Rt} 8+\mathrm{Uq}) \cdot{ }^{\wedge} 2-4 . * \mathrm{~A} 8 \mathrm{t}(\operatorname{indv} 8) \cdot * \mathrm{~B} 8 \mathrm{t}(\operatorname{indv} 8)\right)\right) \cdot /(2 * \mathrm{~A} 8 \mathrm{t}($
(
end
indv $8=$ length (Vds28) ;
$\operatorname{Vc} 8 \mathrm{t}(\operatorname{indv} 8)=\mathrm{A} 8 \mathrm{t}(\operatorname{indv} 8-1) \cdot * \exp (\operatorname{lambda18t}(\operatorname{indv} 8-1) \cdot * \mathrm{t} 8 \mathrm{t}(\operatorname{indv} 8-1))+\mathrm{B} 8 \mathrm{t}(\operatorname{indv} 8-1) \cdot *$
$\exp (\operatorname{lambda} 28 \mathrm{t}(\operatorname{indv} 8-1) \cdot * \mathrm{t} 8 \mathrm{t}(\operatorname{indv} 8-1))+\mathrm{Uq}-\mathrm{io} *$ Rt8;
\% Next inductor current value:
$\mathrm{i} 8 \mathrm{t}(\mathrm{indv} 8)=\mathrm{C} 8 \mathrm{x}(\mathrm{indv} 8-1) \cdot *(\operatorname{lambda} 18 \mathrm{t}(\operatorname{indv} 8-1) \cdot * \mathrm{~A} 8 \mathrm{t}(\mathrm{indv} 8-1) \cdot * \exp (\operatorname{lambda} 18 \mathrm{t}($
$\operatorname{indv} 8-1) . * \mathrm{t} 8 \mathrm{t}(\operatorname{indv} 8-1))+\operatorname{lambda} 28 \mathrm{t}(\operatorname{indv} 8-1) . * \mathrm{~B} 8 \mathrm{t}(\operatorname{indv} 8-1) . * \exp (\operatorname{lambda} 28 \mathrm{t}(\operatorname{indv} 8$
$-1) . * \mathrm{t} 8 \mathrm{t}(\operatorname{indv} 8-1)))+\mathrm{io}$;
figure (1) ; plot ([0 cumsum (t8t)], i8t) ; xlabel ('Time [S]'); ylabel('Resonant current
[A]') ; grid minor;
figure (2) ; plot ([0 cumsum (t8t)],[Vc8t' Vds28']); xlabel ('Time [S]'); ylabel (\{'
Capacitor Voltage [V]', 'Vds2'\}); grid minor;
\% mode3voltage

```
% Mode 3 [t2-t3], Resonance mode: Aux is MOSFET; -> Rl,Rdsa,Rdsa; -> Rt3=Rl+2*
    Rdsa;
Rt3=Rl+2*(Rdsa+Rcea); % Acoording to assumbtion
% VL+VR+VC=Vdc*0.5-Vfa; -> Vt3=Vdc*0.5;
Uq=Vdc / 2;
Vt3=Uq;
uC0=Vceom+(Rdsm+Rcem)*(Ib-io); % Initial Voltage Coss
iLO=Ib; % Initial current
Ue=Vdc+Vfm; % final voltage Coss
N=1;
delta 3x=Rt3/(2*L);
Vds2=uC0;
t 3x=0;
i 3x=Ib;
%i3x (end)=Ib;
tstep =0.1e-9;
Cds1 = [];
Cds2=[];
while (Vds2<Ue+uC0); % voltage loop
        Cds2(N)= interp1(xos_data, yos_data*1e-12,Vds2(N),'spline');
        Cds1(N)= interp1(xos_data, yos_data*1e-12,(Ue-Vds2(N)),'spline');
        omega3x(N)=sqrt(-delta3x.^2+1/(L*(Cds1(N)+Cds2(N)+Cld)));
        lambda1x(N)=-delta3x +1i*omega3x(N); %(Root 1)
        lambda2x(N)=-delta3x -1i*omega3x(N); %(Root 2)
        % A and B are coming from nonhomo. second order diff.equ.solution
        A3x(N)=( i 3 x (N)-io -(Cds1(N)+Cds2(N)+Cld)*lambda2x (N) .*(Vds2 (N)-Uq+Rt3*io))
        ./(2 i *omega3x (N) *(Cds1 (N)+Cds2 (N)+Cld ));
        B3x (N)=(-i 3x (N)+io +(Cds1 (N)+Cds2 (N)+Cld )*lambda1x (N) .*(Vds2 (N)-Uq+Rt3*io ))
        ./(2 i *omega3x (N) *(Cds1(N)+Cds2 (N)+Cld));
        t3x (N+1)=(N)*tstep;
        Vds2(N+1)=Uq-Rt3*io+exp(-delta3x.*tstep).*( A3x(N).*exp(1i*omega3x(N).*tstep )
            + B3x(N).*exp(-1i*omega3x(N).*tstep));
        i 3x (N+1)=(Cds1 (N)+Cds2 (N)+Cld) .* exp(-delta3x .*tstep) .*(lambda1x (N) .*A3x (N) .*
            exp(1i*omega3x(N) .* tstep )+lambda2x (N) .*B3x(N) .*exp(-1i*omega3x(N) .*tstep )
            )+io;
        N=N+1;
end
figure(1); plot(t3x,i3x);
xlabel('Time in Sec'); ylabel('Current in resonance mode - mode 3')
grid minor;
figure(2);plot(t3x,Vds2);grid minor;
figure(3); plot(t3x(1:end-1),Cds1+Cds2);grid minor;
```

